# X4 - Errata Rev. A - 01-July-2021 ### **Table of Contents** | 1. IC Anomalies | . 3 | |--------------------------------------------------|-----| | 1.1. [001] - PLL may in rare cases fail to start | | | 1.1.1. Symptoms | | | 1.1.2. Conditions | | | 1.1.3. Workaround | 3 | | 2 Disclaimer | / | #### 1. IC Anomalies This section lists the anomalies found in the different revisions of the X4 IC. | ID | Module | Description | Affects revision | |-----|--------|-------------------------------------|------------------| | 001 | Timing | PLL may in rare cases fail to lock. | 1,2 | Table 1.1. IC Anomalies Overview #### 1.1. [001] - PLL may in rare cases fail to start The VCO in the RX and TX PLLs on the device may in very rare cases fail to start oscillating when the PLL is powered on. The problem is caused by the ring VCO entering a non-oscillating steady state. Once the VCO has entered the non-oscillating state, the entire PLL needs to be powered down before it can be re-started, as it is unable to exit the failed state on its own. Leaving the PLL in the non-oscillating state may accelerate the degradation of the gates in the VCO, due to high current density in the ring oscillator. Remaining in this state for an extended amount of time may cause permanent damage. #### 1.1.1. Symptoms The PLL lock signal is never asserted after starting the PLL. This is manifested in SW by the functions x4driver\_setup\_default() and x4driver\_init() returning XEP\_ERROR\_X4DRIVER\_COMMON\_PLL\_LOCK. #### 1.1.2. Conditions The likelihood of entering the non-oscillating state increases with higher supply voltage. A device in the non-oscillating state may be damaged quicker at higher supply voltages. #### 1.1.3. Workaround Do not power on the RX and TX PLLs by writing directly to the PLL control register over SPI. Instead, use the new PLL startup procedure implemented in version 11 of the X4 firmware. The new version of the x4driver software, provided by Novelda, includes the updated X4 firmware, and is using the recommended PLL startup procedure. The recommended PLL startup procedure detects if the PLL does not lock within the expected time and then powers down the PLL, waits for a predefined amount of time to allow oscillations and voltages to drop, and then attempt to start the PLL again. Multiple startup attempts are done with a varying delay between power-down and startup. In addition to the firmware workaround, the supply voltage should be limited to 1.8 V. #### 2. Disclaimer The information provided in this document represents Novelda's knowledge and beliefs as of the time of writing. Novelda AS reserves the right to make corrections, modifications, enhancements, improvements and other changes to its products and services at any time, and to discontinue any product or service without prior notice. Customers are encouraged to obtain the latest information before placing orders, and should verify that the information is up-to-date and complete. Information is supplied upon the condition that the persons receiving same will make their own determination as to its suitability for their purposes prior to use. In no event will Novelda be responsible for damages of any nature whatsoever resulting from the use of or reliance upon information. All products are sold subject to Novelda's terms and conditions of sale supplied at the time of order acknow-ledgement. No representations or warranties, either express or implied, of merchantability, fitness for a particular purpose, that the products to which the information refers may be used without infringing the intellectual property rights of others, or of any other nature are made hereunder with respect to the information or the product to which the information refers. In no case shall the information be considered a part of our terms and conditions of sale. ## **Document History** | Rev. | Release date | Change description | |------|--------------|--------------------| | Α | 01-July-2021 | First release |