# X4 - Datasheet # Impulse Radar Transceiver SoC XeThru Datasheet By Novelda AS Rev. E-Preliminary - 23-Nov-2017 #### **Key Features** - Impulse Radar Transceiver System on Chip (SoC). - Low power consumption. - Industrial operating temperature range, -40 °C 85 °C. - · Requires few external components enabling small systems with low BOM cost. - · Advanced power management enabling low power duty cycle controlled operation. - Differential RF terminals for low noise and distortion yielding high sensitivity in both static and dynamic applications - Low power transmitter designed to operate in worldwide markets - Bi-phase coding of transmitted pulses for spectrum spreading - Master/Slave Serial Peripheral Interface (SPI) - Quad SPI mode for higher data rates - Digital downconversion and filtering support for efficient signal processing and data rate reduction - Small footprint Chip Scale Packaging for high density integration #### **Product Description** The X4 is an Impulse Radar Transceiver System on Chip (SoC) combining a 7.29/8.748 GHz transmitter for unlicensed operation in worldwide markets, a direct RF-sampling receiver, a fully programmable system controller and advanced power management functions in a single chip. #### **Ordering Information** For orders, please contact Novelda sales through the contact form on our webpage: https://www.xethru.com # **Table of Contents** | 1. Electrical Characteristics | | |----------------------------------------------|----------| | 1.1. Explanation of Test Levels | | | 1.1.1. Modifiers | | | 1.2. Absolute Maximum Ratings | | | 1.3. General Operating Conditions | | | 1.4. RX Parameters | 5 | | 1.5. TX Parameters | 6 | | 1.6. Current Consumption | 6 | | 1.7. Specification of Clock Sources | 7 | | 1.7.1. Internal Low Power Oscillator (LPOSC) | 7 | | 1.7.2. Crystal Oscillator (XOSC) | 7 | | 1.7.3. External Clock Input/Output (LVDS) | 8 | | 2. Pin Assignment | 9 | | 2.1. Pinout | 9 | | 2.2. Terminal Functions | 9 | | 2.3. Configurable I/O Functions | 11 | | 3. Circuit Overview | | | 4. System Controller | 13 | | 4.1. Processor Interface (PIF) Registers | | | 4.2. Memory Bus | | | 4.2.1. Memory Control Logic | | | 4.2.2. Reset Vector ROM | | | 4.2.3. PIF Bus Mux | | | 4.2.4. Extended Interface (XIF) Registers | | | 5. Serial Peripheral Interface (SPI) | | | 5.1. Selecting QSPI Mode | | | 5.2. SPI Master Mode | | | 5.3. SPI Slave mode | | | 5.3.1. SPI Commands | | | 6. Input/Output Pins | | | 6.1. Block Diagram | | | 7. Transceiver | | | 7.1. Transmitter | | | 7.2. Receiver | | | 7.3. Timing | | | 7.3.1. Receiver Timing | | | 7.3.2. Transmitter Timing | | | 7.4. Configuring the Transceiver | | | 7.4.1. Setting PRF | | | 7.4.2. Setting DAC Sweep Parameters | | | 7.4.3. Processing Gain and Sweep Time | | | 7.5. Starting a Sweep | | | 7.6. Master/Slave Mode | | | 8. Clock Management Unit | | | 8.1. Block diagram | | | 8.2. Low Power Oscillator (LPOSC) | 24<br>24 | | 8.3. Internal Crystal Oscillator (XOSC) | | | 8.3.1. XOSC bypass | | | 8.4. Common PLL | | | 8.4.1. Common PLL bypass | | | 9. Power Management | | | | | | 9.1. Power Domains | | | 9.2. Overview of Power Modes | | | 9.2.1. Clock Management Power Down | | | 0.2.2 Pagaiyar Payyar Payya | | | 9.2.2. Receiver Power Down | 28 | | 9.3. Recommended Power Up Sequence | 29 | |------------------------------------|----| | 10. Typical Application Circuit | | | 10.1. Single Radar | 30 | | 10.2. Multi Radar Applications | | | 11. Hardware and Layout | 31 | | 11.1. WLCSP Package | 31 | | 11.2. Recommended PCB Layout | 32 | | 12. PIF register specification | 33 | | 13. XIF register specification | 65 | | 14. SPI register specification | 66 | | 15 Disclaimer | 73 | # 1. Electrical Characteristics # 1.1. Explanation of Test Levels Level I: Devices are production tested. Level II: Devices are production tested, with modifiers. Level III: Devices are sample tested, with modifiers. Level IV: Parameter is guaranteed by design. Level V: Parameter is an expected value only. #### 1.1.1. Modifiers (vc) Tested for supply voltage corners (nominal range ± 10%). (vn) Tested at typical supply voltage only. (ti) Tested for industrial temperature range, -40 °C to 85 °C. (tr) Tested at room temperature, 25 °C. # 1.2. Absolute Maximum Ratings | Parameter | Min. | Max. | Unit | |----------------------------------|------|------|------| | Supply voltage, all domains | -0.3 | 3.6 | V | | Input voltage, digital I/O | -0.3 | 3.6 | V | | Input voltage, RF and analog I/O | TBD | TBD | V | | Ambient operating temperature | -40 | 85 | °C | Table 1.1. Absolute maximum ratings | Parameter | Standard | Max. | Unit | |------------------------------|--------------|------|------| | Storage temperature | JESD22-A103C | 150 | °C | | Reflow soldering temperature | J-STD-020 | 260 | °C | | Moisture Sensitivity Level | JESD22-A113 | TBD | | | ESD, CDM | JESD22-C101E | TBD | V | | ESD, HBM | JS-001-2012 | TBD | V | Table 1.2. Environmental sensitivity # 1.3. General Operating Conditions | Parameter | Test level | Min. | Тур. | Max. | Unit | Note | | | | | |----------------------------------|----------------------------------------------|------|------|------|------|---------------------------------------------|--|--|--|--| | Supply voltage, all do-<br>mains | III(tr) | 1.8 | 1.8 | 3.6 | V | ±10% variation allowed beyond nominal range | | | | | | Digital I/O characterist | Digital I/O characteristics @ DVDD_IO = 3.3V | | | | | | | | | | | V <sub>IL</sub> | I | -0.3 | | 0.8 | V | Logic '0' voltage input voltage | | | | | | V <sub>IH</sub> | I | 2 | | 3.6 | V | Logic '1' voltage input voltage | | | | | | V <sub>OL</sub> | I | | | 0.4 | V | Logic '0' voltage output<br>voltage | | | | | | V <sub>OH</sub> | I | 2.4 | | | V | Logic '1' voltage output voltage | | | | | | Parameter | Test level | Min. | Тур. | Max. | Unit | Note | | | | | |----------------------------------------------|-------------|-----------|------|------|------|--------------------------|--|--|--|--| | R <sub>PU</sub> | I | 36k | 54k | 85k | Ω | Pull-up resistor | | | | | | I <sub>OL</sub> @ V <sub>OL</sub> (max) | I | 4.8 | 7.1 | 9.4 | mA | | | | | | | I <sub>OH</sub> @ V <sub>OH</sub> (min) | I | 7.0 | 13.4 | 22.7 | mA | | | | | | | Digital I/O characteristics @ DVDD_IO = 2.5V | | | | | | | | | | | | V <sub>IL</sub> | I | -0.3 | | 0.7 | V | Logic '0' input voltage | | | | | | V <sub>IH</sub> | I | 1.7 | | 3.6 | V | Logic '1' input voltage | | | | | | V <sub>OL</sub> | I | | | 0.7 | V | Logic '0' output voltage | | | | | | V <sub>OH</sub> | I | 1.7 | | | V | Logic '1' output voltage | | | | | | R <sub>PU</sub> | I | 46k | 73k | 125k | Ω | Pull-up resistor | | | | | | I <sub>OL</sub> @ V <sub>OL</sub> (max) | I | 5.5 | 9.0 | 12.9 | mA | | | | | | | I <sub>OH</sub> @ V <sub>OH</sub> (min) | I | 4.7 | 9.4 | 16.5 | mA | | | | | | | Digital I/O characterist | tics @ DVDD | 0_10 = 1. | 8V | | • | | | | | | | V <sub>IL</sub> | | -0.3 | | 0.63 | V | Logic '0' input voltage | | | | | | V <sub>IH</sub> | | 1.17 | | 3.6 | V | Logic '1' input voltage | | | | | | V <sub>OL</sub> | | | | 0.45 | V | Logic '0' output voltage | | | | | | V <sub>OH</sub> | | 1.35 | | | V | Logic '1' output voltage | | | | | | R <sub>PU</sub> | | 64k | 111k | 204k | Ω | Pull-up resistor | | | | | | I <sub>OL</sub> @ V <sub>OL</sub> (max) | | 2.5 | 4.4 | 7.1 | mA | | | | | | | I <sub>OH</sub> @ V <sub>OH</sub> (min) | | 1.7 | 4.1 | 8.2 | mA | | | | | | Table 1.3. General operating conditions # 1.4. RX Parameters | Parameter | | Test level | Min | Тур | Max | Unit | Note | |--------------------------|-------------------|------------|------|--------|-------|--------|--------------------------------------------------------------------| | Radar frame lei | ngth | IV | | 1536 | | bins | Maximum length of a single frame. Multiple frames can be | | | | | | 9.87 | | meters | stitched to create longer frames. | | | | | | 65.8 | | ns | | | Sampling rate | | IV | | 23.328 | | GS/s | Sampling rate is guaranteed by design across operating conditions. | | RX gain | ETSI | III | 12.3 | 14.1 | 15.0 | dB | | | | KCC | III | 10.8 | 12.7 | 13.8 | dB | | | RX noise figure | ETSI | III | 5.4 | 6.8 | 8.8 | dB | | | | KCC | III | 7.1 | 8.3 | 10.5 | dB | | | RX bandwidth | F <sub>low</sub> | III | 6.13 | 6.5 | | GHz | | | 1/ 7AD) | F <sub>high</sub> | III | | 10 | 10.76 | GHz | | | RX input P1dB | ETSI | III | | -15.5 | | dBm | | | | KCC | III | | TBD | | dBm | | | RX S11 | | V | | < -10 | | dB | | | Differential inpepedance | ut im- | V | | 100 | | Ohm | | Table 1.4. RX parameters summary # 1.5. TX Parameters | Parame | eter | | Test level | Min | Тур | Max | Unit | Note | |--------------------|-------------------------------------------------------------------|-------------|------------|-----|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ETSI/F | TX center frequency, ETSI/FCC compliant | | IV | | 7.29 | | GHz | | | TX cent | (FBDIV <sub>Tx</sub> = 5) TX center frequency, KCC/FCC compliant | | IV | | 8.748 | | GHz | | | TX ban | | ETSI | III(tr) | | 1.4 | | GHz | | | (-10 dB | ) | KCC | III(tr) | | 1.5 | | GHz | | | Energy | ETSI | Low | III(ti) | | 0.45 | | рЈ | | | per<br>pulse | | Medi-<br>um | III(ti) | | 1.47 | | рЈ | | | | | High | III(ti) | | 2.6 | | рЈ | | | | KCC | Low | III(ti) | | 0.3 | | рЈ | | | | | Medi-<br>um | III(ti) | | 0.9 | | рЈ | | | | | High | III(ti) | | 1.7 | | рЈ | | | Peak pu | | Low | III(tr) | | -0.7 | | dBm | | | output<br>ETSI | power, | Medi-<br>um | III(tr) | | 4.1 | | dBm | | | | | High | III(tr) | | 6.3 | | dBm | | | | ım pulse<br>quency | repeti- | IV | | | 40.5 | MHz | The pulse repetition frequency (PRF) is set by an integer division of the common PLL output, which has a nominal frequency of 243 MHz. The valid divider range is 6-255. | | S22 | | | V | | < -10 | | dB | | | Differer<br>pedanc | | put im- | V | | 100 | | Ohm | | Table 1.5. TX parameters summary # 1.6. Current Consumption | Parameter | Test level | Min | Тур | Max | Unit | Note | |-----------|------------|-----|------|-----|------|------| | AVDD | III(tr) | | 6.4 | | mΑ | | | AVDD_RX | III(tr) | | 32.5 | | mΑ | | | AVDD_TX | III(tr) | | 0.4 | | mΑ | | | DVDD | III(tr) | | 14 | | mA | | | DVDD_IO | III(tr) | | 0.2 | | mΑ | | | DVDD_RX | III(tr) | | 10 | | mA | | | DVDD_TX | III(tr) | | 2.5 | | mΑ | | | Total | | | 66 | | mA | | Table 1.6. Current consumption when the system is active. Numbers are given as examples only, actual active mode current will depend on configuration | Parameter | Test level | Min | Тур | Max | Unit | Note | |-----------|------------|-----|------|-----|------|-----------------------------------------| | AVDD | III(tr) | | 0.2 | | mA | | | AVDD_RX | III(tr) | | 32 | | mA | With AVDD_RX LDO enabled | | | | | 0.01 | | μΑ | With AVDD_RX LDO disabled | | AVDD_TX | III(tr) | | 0.2 | | mA | | | DVDD | III(tr) | | 1.8 | | mA | With clock dividers at default settings | | DVDD_IO | III(tr) | | 0.15 | | mA | | | DVDD_RX | III(tr) | | 0.2 | | mA | | | DVDD_TX | III(tr) | | 0.2 | | mA | | | Total | | | 35 | | mA | With AVDD_RX LDO enabled | | | | | 2.75 | | mA | With AVDD_RX LDO disabled | Table 1.7. Current consumption when the system is idle. Numbers are given as examples only, actual idle mode current will depend on configuration | Parameter | Test level | Min | Тур | Max | Unit | Note | |-----------|------------|-----|------|-----|------|------| | AVDD | III(tr) | | 4.3 | | μΑ | | | AVDD_RX | III(tr) | | 0.01 | | μΑ | | | AVDD_TX | III(tr) | | 0.01 | | μΑ | | | DVDD | III(tr) | | 0.01 | | μΑ | | | DVDD_IO | III(tr) | | 30 | | μΑ | | | DVDD_RX | III(tr) | | 0.01 | | μΑ | | | DVDD_TX | III(tr) | | 0.01 | | μΑ | | | Total | | | 34.4 | | μΑ | | Table 1.8. Current consumption when the system is powered down (ENABLE is low). # 1.7. Specification of Clock Sources # 1.7.1. Internal Low Power Oscillator (LPOSC) | Parameter | Test level | Min | Тур | Max | Unit | Comment | |--------------------|------------|-----|-----|-----|------|-----------------------------| | F <sub>tol</sub> | III(tr) | 10 | | 30 | % | Absolute frequency accuracy | | F <sub>LPOSC</sub> | III(tr) | | 27 | | MHz | Output frequency | Table 1.9. Low power oscillator (LPOSC) specification #### 1.7.2. Crystal Oscillator (XOSC) | Parameter | Test level | Min | Тур | Max | Unit | Note | |----------------------|------------|-----|-----|-----|------|------------------------------------| | T <sub>startup</sub> | III(tr) | | 0.5 | 1 | ms | | | F <sub>tol</sub> | | | | TBD | ppm | Frequency accuracy | | F <sub>XOSC</sub> | III(tr) | | 27 | | | Output frequency, fundamental mode | Table 1.10. Crystal oscillator specification # 1.7.3. External Clock Input/Output (LVDS) | Parameter | Test level | Min | Тур | Max | Unit | Note | |----------------------------------------------|------------|-----|-----|-----|------|-----------------------------------------------| | LVDS mode | | | | | | | | F <sub>max</sub> | V | | 750 | | MHz | Receive and transmit mode | | Output differential voltage peak, VCM = 1.2V | III(tr) | 250 | 330 | 400 | mV | Rload = $100\Omega \pm 1\%$ , Full LVDS mode | | Output differential voltage peak, VCM = 0.9V | III(tr) | 125 | 165 | 200 | mV | Rload = $100\Omega \pm 1\%$ , sub-LVDS mode | | LVCMOS mode | • | • | • | • | | | | F <sub>max</sub> | V | | 125 | | MHz | Receive and transmit mode Cload less than 5pF | | $T_{rise}/T_{fall}$ | V | | | 1 | ns | Output rise fall, 20% - 80% Cload = 5pF | Table 1.11. External clock input and output specification # 2. Pin Assignment ### 2.1. Pinout Figure 2.1 shows the footprint of the X4 chip. Figure 2.1. Top view footprint (coordinates in micrometers) ### 2.2. Terminal Functions | Ball | Name | I/O Type | Function | |------|---------------|-----------------|----------------------------------------------| | A1 | AGND_RX | Ground (analog) | Analog RX RF return path | | A2 | AGND_RX | Ground (analog) | Analog RX RF return path | | А3 | AVDD_RX | Power (analog) | 1.8 - 3.3 V analog RX RF supply | | A4 | Reserved | - | Tie to ground or leave unconnected | | A5 | Reserved | - | Leave unconnected | | A6 | Reserved | - | Leave unconnected | | A7 | AVDD_TX | Power (analog) | 1.8 - 3.3 V analog TX RF supply | | A8 | GND_TX | Ground (analog) | TX RF return path | | B1 | RFIN_P | RF input | Connection to differential receive antenna | | B2 | Not populated | - | - | | ВЗ | AGND_RX | Ground (analog) | Analog RX RF return path | | В4 | Not populated | - | - | | В5 | AGND | Ground (analog) | XOSC, PLLs and voltage reference return path | | Ball | Name | I/O Type | Function | |------|---------------|------------------|-------------------------------------------------------| | В6 | GND_TX | Ground (analog) | TX RF return path | | В7 | GND_TX | Ground (analog) | TX RF return path | | В8 | RFOUT_P | RF output | Connection to differential transmit antenna | | C1 | RFIN_ N | RF input | Connection to differential receive antenna | | C2 | Not populated | - | - | | С3 | AGND_RX | Ground (analog) | Analog RX RF return path | | C4 | Not populated | - | - | | C5 | VSS | Ground (digital) | Digital core return path and substrate bias | | C6 | AVDD | Power (analog) | 1.8 - 3.3 V supply for XOSC and PLLs | | C7 | GND_TX | Ground (analog) | TX RF return path | | C8 | RFOUT_N | RF output | Connection to differential transmit antenna | | D1 | AGND_RX | Ground (analog) | Analog RX RF return path | | D2 | Reserved | - | Tie to ground or leave unconnected | | D3 | 102 | Digital I/O | Configurable I/O | | D4 | Reserved | - | Tie to ground, power or leave unconnected | | D5 | VSS | Ground (digital) | Digital core return path and substrate bias | | D6 | DVDD_RX | Power (digital) | 1.8 - 3.3 V digital RX timing | | D7 | DVDD_TX | Power (digital) | 1.8 - 3.3 V digital TX timing | | D8 | GND_TX | Ground (analog) | TX RF return path | | E1 | 101 | Digital I/O | Configurable I/O | | E2 | 100 | Digital I/O | Configurable I/O | | E3 | DGND_IO | Ground (digital) | Digital I/O return path | | E4 | DVDD_IO | Power (digital) | 1.8 - 3.3 V, digital I/O power supply | | E5 | ENABLE | Digital input | Asynchronous enable / active low reset | | E6 | DGND_RX | Ground (digital) | Digital RX timing return path | | E7 | DVDD | Power (digital) | 1.8 - 3.3 V digital core supply | | E8 | XO | Analog output | 27 MHz crystal connection | | F1 | SPICLK | Digital input | SPI clock input | | F2 | SPIO0 | Digital I/O | Configurable I/O | | F3 | SPIO1 | Digital I/O | Configurable I/O | | F4 | 103 | Digital I/O | Configurable I/O | | F5 | 104 | Digital I/O | Configurable I/O | | F6 | 105 | Digital I/O | IO5 / Differential synchronization clock input/output | | F7 | 106 | Digital I/O | IO6 / Differential synchronization clock input/output | | F8 | ΧI | Analog input | 27 MHz crystal connection / External clock input | Table 2.1. Terminal functions overview # 2.3. Configurable I/O Functions | Ball | Name | QSF | QSPI Slave | QSF | QSPI Master | SPI | SPI Slave | SPI | SPI Master | GPIO | 0 | 1 Alt. | Alt. function Alt. function Reset state | Alt. f<br>2 | unction | Res | et state | |------|--------|-----|------------|-----|-------------|-----|------------|-----|------------|------|------------|--------|-----------------------------------------|-------------|------------|-----|------------| | | | ٦ | Dir Signal | Εİ | Dir Signal | Ρi | Dir Signal | Ē | Dir Signal | Ē | Dir Signal | Ē | Dir Signal | Σİ | Dir Signal | Ē | Dir Signal | | D3 | 102 | ı | 1 | 0/1 | /O nSS2 | | ı | 0/ | /O nSS2 | 0/1 | GPI02 | _ | INTO | ı | ı | L_ | GPI02 | | Ш | 101 | ı | ı | 0/ | /O nSS1 | ı | ı | 0/ | /O nSS1 | 9 | /O GPIO1 | 9/ | I/O TRY_SYNC - | ı | ı | _ | GPI01 | | E2 | 001 | _ | nSS | 0 | nSSO | | nSS | 0 | nSSO | 0/ | GPIOO | ı | ı | ı | ı | _ | nSS | | 臣 | SPICLK | _ | ı | 0 | ı | | ı | 0 | ı | ı | ı | ı | ı | 1 | ı | | ı | | F2 | SPIOO | 0/ | /O SPIOO | 0/ | /O SPIOO | | MOSI | 0 | MOSI | ı | ı | ı | ı | ı | ı | _ | MOSI | | F3 | SPI01 | 0/ | 1/0 SPI01 | 0/ | 1/0 SPI01 | 0 | MISO | _ | MISO | ı | ı | ı | ı | ı | ı | 0 | MISO | | F4 | 103 | 0/ | /O SPIO2 | 0/1 | 1/0 SPI02 | 0/ | ı | 0/ | ı | 0/1 | GPI03 | 0/1 | TRX_SYNC - | ı | ı | | SPI02 | | F5 | 104 | 0/ | /O SPIO3 | 0/ | I/O SPIO3 | 9 | | 0/ | ı | 0/ | GPI04 | ı | ı | ı | ı | _ | SPI03 | | F6 | 105 | ı | ı | ı | 1 | , | - | ı | ı | 0/ | GPI05 | 0/1 | CKIO_N | _ | EXTCLK | _ | GPI05 | | F7 | 901 | ı | ı | ı | 1 | | ı | ı | ı | 0/1 | GPIO6 | 0/ | I/O CKIO_P | | EXTCLK | _ | GPIO6 | Table 2.2. Overview of configurable I/O functions # 3. Circuit Overview Figure 3.1. Circuit overview X4 is a radar transceiver SoC for Ultra Wide Band/Impulse Radar applications. The basic components are a transmitter, a receiver and related control circuits as shown in the figure above. The system is controlled by the System Controller and is configurable through a 4(6)-wire Serial Peripheral Interface. The receive path (RX) of the X4 consists of a Low Noise Amplifier (LNA), a Digital-to-Analog Converter (DAC) for threshold setting, 1536 parallel comparators/samplers and digital integrators as well as an output memory buffer, accessible through the SPI. The RX is tightly integrated with the transmitter (TX) and is designed for coherent integration of the received energy. The transmit path (TX) of the X4 consists of a pulse generator capable of generating pulses at a rate of up to 60.75 MHz. The output frequency and bandwidth is designed to fit worldwide regulatory requirements. The radar transceiver is able to operate completely autonomously and can be programmed to capture data at predefined intervals and then alert or wake up a host MCU or DSP through dedicated interrupt pins. The Power Management Unit controls the on-chip voltage regulators and enables low-power applications to use efficient duty cycling by powering down parts of the circuit when they are not needed. The system can be configured to consume less than 1mW in idle mode when all analog front end components are turned off. # 4. System Controller The main component of the System Controller is the CPU core. There are two bus interfaces through which the CPU can communicate with its surroundings: - The Processor Interface (PIF) bus connects to registers controlling core radar functionality, power and clock management functions and off-chip communications. - The Memory Bus connects to program/data memory (SRAM), boot loader/trim data memory (ROM) and some additional control registers on the Extended Processor Interface (XIF). ## 4.1. Processor Interface (PIF) Registers The PIF bus is a single cycle bus connecting the CPU to a range of 8-bit registers mapped in a 7-bit address space. On the CPU the registers on this bus are accessible both as Special Function Registers (SFR) and through the External Memory interface. This means that the PIF registers can be accessed both directly through register access instructions and indirectly through external memory access instructions. Note that registers in the PIF address space that are native to the CPU core can only be accessed as SFR registers through direct access. An overview of registers on the PIF bus is available in Chapter 12. ## 4.2. Memory Bus The following features are connected to the memory bus: - ROM for boot loader and trimming data. - SRAM for program code and data storage. - XIF and PIF registers for control of radar functionality. The CPU communicates to the memory bus through its external memory interface. In addition, the memory bus is accessible through the SPI. #### 4.2.1. Memory Control Logic The memory control logic controls the access to the on-chip memories. Both the ROM and SRAM is accessible from the SPI: - When the memory program mode is enabled the memory control logic holds the CPU in reset until the program mode bit is cleared and takes control of the memory bus. - When the memory SPI readback mode is enabled the memory control logic holds the CPU by forcing the memack low. The memory bus can then be accessed from the SPI. - When neither program or readback mode is enabled, the control logic passes through the memory bus signals from the CPU. Program and readback mode is controlled by the mem\_programming\_mode and mem\_read-back\_mode SPI registers, respectively. #### 4.2.2. Reset Vector ROM The boot\_from\_otp register controls the reset vector of the CPU. When it is set, the lower three addresses of the bus are redirected to a ROM with a jump instruction to the bootloader ROM. If the boot\_from\_otp register is not set, the reset vector is read from the SRAM. After a power-on-reset, the ROM access logic will check the programming status of the bootloader ROM. If it is unprogrammed, the reset vector will point to 0, making the CPU loop at that address as long as boot\_from\_otp is set. The boot\_from\_otp register is available both as a PIF register and as a SPI register. #### 4.2.3. PIF Bus Mux PIF registers can be accessed on the memory bus at address range 0x8000-0x807F. # 4.2.4. Extended Interface (XIF) Registers XIF registers are control registers that are only available on the memory interface at address range 0x8080-0x80FF. An overview of XIF registers is available in Chapter 13. # 5. Serial Peripheral Interface (SPI) The SPI enables communication between the X4 and an external host or slave device for transfer of radar and configuration data. It features: - Two different modes of operation: - **SPI**: Single bit SPI using 4 wires and transfers data in full duplex with input and output from the device on dedicated pins. - QSPI: Quad SPI using 6 wires and transfers data in half duplex with input and output on bidirectional pins. - Direct access to radar backend allowing external host to access sampled data while System Controller is idle. - Selectable slave and master mode operation. - Up to 54 MHz operation. The system starts in single bit SPI slave mode by default and returns to this mode after a hardware reset or power toggle. This means that the SPI can only be set in master mode by the embedded System Controller. Single bit SPI/QSPI operating mode can be programmed through a PIF register from the System Controller, or additionally through an SPI register in slave mode. # 5.1. Selecting QSPI Mode The spi\_mode\_pif bit in the spi\_config\_pif PIF register selects whether QSPI or SPI mode is enabled. In slave mode, the same bit can be accessed through the spi\_mode bit in the spi\_config SPI register which can be written with a write-only instruction over the SPI interface. This enables external SPI hosts to change SPI mode on the fly. Changes to this register takes effect after nSS has been toggled high and then low. #### 5.2. SPI Master Mode In master mode the SPI module owns the SPI bus and defines communication protocol. All communication is initiated by the System Controller. There are two types of transfers that can be performed master mode: - Mailbox transfers. The mailbox consists of two 8-byte deep FIFOs, one for outgoing transfers and one for incoming transfers. It can be used to transfer any kind of data from the System Controller to the external host. In QSPI master mode, X4 only supports writes. No read data will be returned to the SPI Master. - Radar data transfers. The SPI master transfers the sampled data directly from the radar backend. Radar data and mailbox data can be freely mixed. The SPI Master follows the following rules: - When the SPI Master is idle, mailbox data is prioritized of radar data. - When a radar data transfer has been started and there is no mailbox data, the SPI Master sends the full radar data burst, ignoring any mailbox activity until the burst is complete. This means it is easy to mix different scenarios. For example, the System Controller can set up a transaction in the mailbox, then trigger a radar burst. Because the mailbox takes priority, the SPI Master will send the content of the mailbox first, then start the radar burst. Note that the SPI Master does not distinguish between a pure mailbox access and a mixed access. It cannot know if mailbox activity will be followed by radar data or not. Therefore, all mailbox activity will (in single-bit SPI) be considered possible reads, and the incoming mailbox FIFO will be filled accordingly. It is possible to mix single-bit and QSPI behavior in a single transaction (without toggling NSS). Typical use would be flash components that require single-bit SPI setup before accepting QSPI data in the same transaction. #### 5.3. SPI Slave mode All communication between the SPI master (the external host) and the SPI slave take place as units called commands. A command starts with an 8-bit instruction and may be followed by a payload. During single bit SPI commands data is transferred from the master to the slave on the SPIOO/MOSI pin and from the slave to the master on the SPIO1/MISO pin. QSPI commands use four bidirectional pins for half-duplex data transfer between master and slave. Instructions and data are transferred as nibbles (four bit at a time) in both directions. The SPI slave starts driving the IO signals on the falling edge of the end of the last instruction cycle in QSPI read commands. The host is expected to stop driving the I/O signals at this point. The SPI can be driven by an SPI master in either of the two following clocking modes: - Mode 0 with Clock Polarity (CPOL) = 0 and, Clock Phase (CPHA) = 0. - Mode 3 with CPOL = 1 and, CPHA = 1. In both of these modes the SPI slave samples the input on the rising edge of SPICLK and changes the output following a falling edge. The difference is in the polarity of the clock between transfers: - SPICLK will stay at logic low state with CPOL = 0, CPHA = 0. - SPICLK will stay at logic high state with CPOL = 1, CPHA = 1. All transfers begin with the most significant bit and ends with the least significant bit. In Quad SPI transfers the following applies: - The most significant nibble is transferred on the first clock cycle followed by the least significant nibble on the second clock cycle. - The least significant bit of each nibble is transferred on SPIO0 and the most significant bit of each nibble is transferred on SPIO3. When nSS is inactive (high) the SPIO1/MISO pin must be in high impedance mode to allow multiple slave to operate against a single master. The SPI slave module therefore disables the output enable signal on the SPIO1/MISO pin when nSS is high. #### 5.3.1. SPI Commands The commands are structured as follows: - A command begins when nSS is pulled low by the master. - All commands start with an eight bit instruction transferred from the master to the slave. - The length of all transfers following the instruction are determined by the instruction. - The commands end when nSS is pulled high by the master. The instructions are structured as follows: - The most significant bit is always high for write instructions and low for read instructions. - The 7 least significant bits contain an address to an SPI register. • The addressable locations (the SPI registers) can be write-only, read-only or both read and writeable. A complete list over all the SPI registers can be found in Chapter 14. Note that the SPI registers are only used in slave mode. Figure 5.1. Single bit wide SPI read sequence example timing diagram. Figure 5.2. Single bit wide SPI write sequence example timing diagram. Figure 5.3. QSPI read/write sequence example timing diagram. # 6. Input/Output Pins There are 7 pins that can be configured as General Purpose I/O pins, each providing individually configurable input/output direction. In addition IOO-4 feature configurable pull-up resistor while IO5 and IO6 feature programmable Schmitt trigger and input buffer. IO5 and IO6 can also be configured to be used as an LVDS input or output clock buffer. SPIO0, SPIO1 and SPICLK are dedicated to the SPI/QSPI. See Section 2.3 for a complete overview of IO functions available at each pin. To use a pin as GPIO, set the corresponding bit in the io\_gpio\_sel segment of the io\_ctrl\_3 register. # 6.1. Block Diagram Figure 6.1. Overview of multifunctional digital IO pins. Figure 6.2. Overview of multifunctional IO pins with LVDS option. Figure 6.3. Overview of pins dedicated to SPI. #### 7. Transceiver The radar transceiver consists of a transmitter, a receiver and timing circuits for synchronized sampling and pulse transmission. #### 7.1. Transmitter The transmitter features programmable output power and is capable of generating bi-phase pulses (180 degrees phase shift) with high accuracy for spectrum smoothing. Figure 7.1 shows a block diagram of the transmitter. Figure 7.1. Transmitter block diagram. #### 7.2. Receiver The receiver front end features an LNA, a DAC, comparator and 12 physical samplers that are reused for a total frame size of up to 1536 range bins. The analog to digital conversion is based on the Swept Threshold principle. There are two parallel frame buffers available which allows one frame to be read out while the next is being sampled. An optional downconversion, filtering and decimation feature is available for converting the sampled RF data to complex baseband data, reducing the amount of data required for each radar frame. #### 7.3. Timing The receiver and transmitter are clocked by two separate PLLs, the RX PLL and the TX PLL. Figure 7.2 shows a block diagram of the transceiver timing circuits. Figure 7.2. Transceiver timing block diagram. ### 7.3.1. Receiver Timing In the receiver, the rx\_phase signal is used to clock the latches in the samplers. The effective sampling rate $F_S$ is given by the RX PLL frequency: $$F_S = F_{RX\_PLL} \cdot 12 \tag{7.1}$$ The RX PLL frequency is a product of the feedback divider settings of the RX PLL and the Common PLL clock frequency $F_{refclk}$ : $$F_{RX\_PLL} = F_{refclk} \cdot N_{\text{fbdiv\_rx}} \tag{7.2}$$ The RX PLL feedback divider value $N_{fbdiv\ rx}$ is configured through the rx\_pll\_ctrl\_1 register. Using the register default values the RX PLL frequency is $27 \times 8 \times 9 = 1944$ MHz and the sampling rate is $1944 \times 12 = 23.328$ GS/s. # **Important** The receiver is designed to operate with a maximum clock frequency of 1944 MHz. It is not recommended to use the receiver with non-default feedback divider settings. #### 7.3.2. Transmitter Timing In the transmitter, the tx\_phase signal is used to control the internal timing and set the center frequency of the transmitter pulse. The center frequency of the pulse $F_{TX}$ is: $$F_{TX} = F_{TX\_PLL} \cdot 6 \tag{7.3}$$ The TX PLL frequency is a product of the feedback divider setting of the TX PLL $N_{fbdiv\_tx}$ and the Common PLL clock frequency $F_{refclk}$ : $$F_{TX\_PLL} = F_{refclk} \cdot N_{fbdiv\_tx}$$ (7.4) The TX PLL feedback divider value $N_{fbdiv\_tx}$ is configured through the tx\_pll\_ctrl\_1 register. Table 7.1 lists the recommended default values for the transmitter. | Transmitter frequency | N <sub>fbdiv_tx</sub> | tx_pll_fbdiv register setting | |-----------------------|-----------------------|-------------------------------| | 7.29 GHz | 5 | 3 | | 8.748 GHz | 6 | 4 | Table 7.1. Transmitter configurations ### 7.4. Configuring the Transceiver The transceiver is configured through the PIF registers. The most important configuration registers that affect the transceiver are described in this section. See Chapter 12 for a complete overview. #### 7.4.1. Setting PRF The Pulse Repetition Frequency (PRF) is derived from the refclk clock signal and is set by the trx\_clocks\_per\_pulse (CPP) register: $$F_{PRF} = \frac{F_{refelk}}{CPP} \tag{7.5}$$ #### 7.4.2. Setting DAC Sweep Parameters The DAC sweep range must be set large enough to cover the input signal of interest in a given application. Narrower DAC sweep boundaries will decrease the sweep time or allow more integration. The upper DAC sweep boundary is configured by the trx\_dac\_max\_h and trx\_dac\_max\_l registers, while the lower DAC sweep boundary is configured by the trx\_dac\_min\_h and trx\_dac\_min\_l registers. The Sweep Controller can be configured to perform sweeps in six different modes. Figure 7.3 illustrates the time-voltage relationship of the output of the DAC for each of the modes (numbered A through F in the figure). Figure 7.3. Time-voltage relationship of the sweep modes, together with their corresponding register settings. There are several settings that control the behavior of the sweep. Plots A and B in Figure 7.3 illustrates the DAC output voltage for a sweep with trx\_iterations = 1. The sweep sequence can be split over several iterations without increasing the total level of integration. This spreads out the samples taken for a given DAC value. The resulting DAC output voltage is illustrated in plots C and D. Here, trx\_iterations has been increased to 8. To maintain the same total level of integration, the number of pulses per step (PPS) has to be decreased accordingly. This is configured through trx\_pulses\_per\_step\_msb and trx\_pulses\_per\_step\_lsb. The sweep can be performed in either bi-directional mode or non bi-directional mode, controlled by trx\_auto\_bidir\_enable. Finally, the initial value of the DAC can be set with trx\_sweep\_phase. Note that the DAC step size and DAC settle time can be configured by the trx\_dac\_step register. However it is highly recommended to leave these at their respective default values. #### 7.4.3. Processing Gain and Sweep Time X4 uses coherent integration to achieve processing gain and the level of processing gain increase with higher integration. Increased integration can be achieved by increasing the number of pulses per step or by increasing the number of iterations. The total integration is the product of these two values. The amount of processing gain is doubled with twice the integration, resulting in a Signal-to-Noise Ratio (SNR) enhancement of 3 dB. The Pulse Repetition Frequency (PRF), the DAC sweep range and the total amount of integration determine the frame rate. Depending on the requirements of a given application the radar can be configured with more processing gain at the cost of lower frame rate, or higher frame rate at the cost of a lower SNR. The sweep time with default DAC setup and hold times is $$T_{frame} = \frac{\text{rx\_mframes} \cdot 3 + 1}{F_{trx\_backend\_clk}} + \frac{(\text{PPS} \cdot \text{CPP} + 1) \cdot (\text{DAC}_{\text{max}} - \text{DAC}_{\text{min}} + 1) \cdot \text{trx\_iterations}}{F_{refclk}}$$ (7.6) ### 7.5. Starting a Sweep A sweep sequence is started by the trx\_start action register. The trx\_ctrl\_done and trx\_backend\_done bits are cleared when a new sweep is started. Once the Sweep Controller has completed the threshold sweep, trx\_ctrl\_done is set. The receiver backend now transfers the sampled data to one of the two SRAM blocks, selectable with the ram\_select register. Once this process has completed, trx\_backend\_done is set and the sampled radar frame is ready to be read. # 7.6. Master/Slave Mode Transceiver slave mode is enabled by the trx\_ctrl\_slave\_mode bit. When this bit is set, the trx\_start signal from the System Controller is ignored, and in its stead the trx\_start\_sync\_in is used to trigger the start of a frame capture. trx\_start\_sync\_in can be sourced from either IO1 or IO3, selectable by the trx\_sync\_source\_sel bit in the io\_ctrl\_5 register. The master generates trx\_start\_sync\_out from its internally synchronized trx\_start signal. A negative edge clocked flip flop is inserted for hold time fixing when trx\_start\_sync\_negedge is set. trx\_start\_sync\_out can be output on IO1 and/or IO3 by clearing the io1\_spi\_sel and/or io3\_spi\_sel bits in the io\_ctrl\_5 register as long as the corresponding bit in the io\_gpio\_sel segment of the io\_ctrl\_3 register is cleared. The master also shares its internal refclk signal with the slave through the CKIO LVDS interface. On the slave, the trx\_start\_sync\_in signal is synchronized to its local version of the refclk signal. # 8. Clock Management Unit The Clock Management Unit (CMU) supplies the radar transceiver core as well as the system controller and peripheral units with clock signals. See Section 1.7 for electrical specifications of the different clock sources. # 8.1. Block diagram Figure 8.1. Detailed block diagram of the Clock Management Unit. # 8.2. Low Power Oscillator (LPOSC) The low power oscillator (LPOSC) is designed primarily as a source of the system controller during start up. Because of the reduced frequency accuracy and phase noise performance in the LPOSC compared with the XOSC, it is not recommended to clock the transceiver from the LPOSC as this will directly impact both the frequency accuracy of the transmitter and the performance of the radar system as a whole. #### 8.3. Internal Crystal Oscillator (XOSC) The crystal oscillator (XOSC) is designed for providing the radar transceiver core with a stable and accurate reference clock signal. Figure 8.2 shows a typical block schematic when the X4 is clocked using the XOSC. Figure 8.2. Crystal oscillator block diagram #### 8.3.1. XOSC bypass In XOSC bypass mode the radar core is clocked by an external low frequency clock source. This mode can be useful if there is already a clock signal available on the application PCB. The external clock input pin supports single-ended inputs. Figure 8.3. Single-ended clock input block diagram # 8.4. Common PLL The Common PLL generates the refclk signal, which is the common clock signal for the RX and TX PLLs. In normal operation, the Common PLL should be configured to output a 243 MHz clock signal. There are three recommended operating modes for the Common PLL, listed in Table 8.1. | common_pll_fbdiv | common_pll_postdiv1 | Mode | Comment | |------------------|---------------------|-------------------|------------------------------| | 18 | 2 | Lower power | Default | | 36 | 4 | Lower phase noise | | | 54 | 6 | Lower phase noise | Requires AVDD=2.5V or higher | Table 8.1. Recommended Common PLL configurations. Registers not listed should be left at default values. Note that in Common PLL bypass the PLL must be configured differently, see Section 8.4.1. #### 8.4.1. Common PLL bypass In Common PLL bypass mode the radar transceiver core is clocked by an external high frequency clock from the LVDS interface on pins IO5 and IO6 and the Common PLL is bypassed. This allows multiple radars to stay synchronized which is a requirement for digital beamforming applications. Figure 8.4 shows a block diagram of the Common PLL in bypass mode. The Common PLL can be configured in internal or external bypass mode: - In internal bypass mode (common\_pll\_internal\_bypass=1) the pllauxclk signal is still generated which is required for the receiver to function. This mode must therefore be used if the receiver is to be used. - In external bypass mode (common\_pll\_external\_bypass=1) the entire Common PLL is bypassed, and can be powered down to save energy. However, since the pllauxclk signal is no longer generated, only the transmitter can be used in this mode. See Section 7.6 for more details on Transceiver master/slave mode. Figure 8.4. Common PLL bypass mode # 9. Power Management ### 9.1. Power Domains X4 supports a wide supply range from 1.8 to 3.3V. All core voltage domains are supplied by internal voltage regulators, and each regulator connects to a dedicated set of power pins. The different power domains are described below. - DVDD\_IO powers the digital input and output drivers - DVDD\_TX and DVDD\_RX powers the clock network and digital part of the transmitter and receiver - DVDD powers the digital core - AVDD powers the on-chip oscillators and PLLs - AVDD TX and AVDD RX powers the pure analog parts of the transmitter and receiver On the PCB all power domains can be connected to a single available power source such as a switch-mode DC-DC converter. Other than decoupling capacitors no external components are required for the power network. Because a majority of the current is drawn by the core domains it may be beneficial to supply these with a different voltage than the IO domain if a larger IO voltage is desired. Each of the power domains can therefore optionally be supplied with different voltages. #### 9.2. Overview of Power Modes The X4 embeds a set of voltage regulators that are managed by the Power Management Unit (PMU) and powers the core of the chip. These internal regulators are designed to supply the internal power domains of the X4. The X4 feature different operating modes, as shown in the table below. | Power mode | Wake-up source | Description | |------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------| | Power down | ENABLE pin | Controlled by external Enable pin (system cannot enter power down mode on its own). | | | | All internal LDOs are in power-down mode. | | | | Wake-up causes a full system restart, all registers and memories are reset to their default (startup) values. | | Stop | TRX done | When the system controller is in stop mode both the system controller core functionality and peripherals | | | GPIO pin | are stopped. Otherwise, this mode is similar to Idle mode. | | Idle | 16-bit timer | Register values are retained, system can resume operation from where it left off. | | | TRX done | | | | GPIO pin | When the system controller is in idle mode the system controller core functionality is stopped while some peripherals are active. | | | | All parts of the radar transceiver and PLLs can be individually powered down and disabled if necessary. | | Active | N/A | All required modules are active. If the transceiver is used in transmitter or receiver only mode, the unused parts can be powered down. | Table 9.1. Overview of power modes Different peripheral modules can be powered down when the system is in idle or stop mode. The current consumption and wake-up time will depend on the status of the individual modules. Typical wake up times are listed below: • XOSC enable: < 1ms • LDO enable: < 20μs • Common PLL enable: < 50μs • RX/TX PLL enable: < 10μs #### 9.2.1. Clock Management Power Down All parts of the CMU can be individually powered down when they are not required by the application. The LPOSC can be powered down by setting the lpclk\_disable bit in the osc\_ctrl register when the system is clocked from either the XOSC or an external clock source. The XOSC can be powered down by clearing the xosc\_en bit in the osc\_ctrl register. In idle mode this can be used when the system is clocked from the lower power LPCLK while the transceiver is not in use. In active mode this can be used to reduce power consumption of the system when the Common PLL is in bypass mode, or when the system is clocked from an external source through IO5 and/or IO6. The Common PLL can be powered down by setting the common\_pll\_powerdown bit in the common\_pll\_ctrl\_1 register. This can be done when the radar transceiver is not in use, or when the Common PLL is in external bypass mode (see Section 8.4.1). #### 9.2.2. Receiver Power Down If the receiver part of the radar transceiver is not needed, it can be partially or completely powered down to save energy. The RX PLL can be powered down by setting the rx\_pll\_powerdown bit in the rx\_pll\_ctrl\_2 register. This will eliminate all dynamic power consumption on the DVDD\_RX power domain. The powerdown\_sampler bit in the smpl\_mode register can also be used to reduce the dynamic power consumption on the DVDD\_RX domain without requiring the RX PLL to be completely disabled. In order to eliminate the leakage induced static power consumption, the DVDD\_RX LDO can be disabled by setting the dvdd\_rx\_disable bit in the dvdd\_rx\_ctrl register. The analog receiver front end can be powered down by disabling the AVDD\_RX LDO by setting avdd\_rx\_disable bit in the avdd\_rx\_ctrl. #### 9.2.3. Transmitter Power Down If the transmitter part of the radar transceiver is not needed, it can be partially or completely powered down to save energy. The TX PLL can be powered down by setting the tx\_pll\_powerdown bit in the tx\_pll\_ctrl\_2 register. This will eliminate all dynamic power consumption on the DVDD\_TX power domain. In order to eliminate the leakage induced static power consumption as well, the DVDD\_TX LDO can be disabled by setting the dvdd\_tx\_disable bit in the dvdd\_tx\_ctrl register. The analog transmitter front end can be powered down by disabling the AVDD\_TX LDO which is done by setting avdd\_tx\_disable bit in the avdd\_tx\_ctrl. ## 9.3. Recommended Power Up Sequence The recommended power up sequence is described below. Note that this is the default sequence for starting up the entire system under normal conditions. Deviations to this sequence may be necessary depending on the requirements of the application. The System Controller controls the registers used to power up the system and must be enabled and executing an appropriate firmware. This firmware is supplied by Novelda. The following assumes that all power pins are supplied by an appropriate voltage. Note that if DVDD\_IO is supplied from a different source than the core domain pins, the DVDD\_IO supply should be enabled before any of the core domains. - 1. Enable the AVDD\_RX, DVDD\_RX, AVDD\_TX and DVDD\_TX LDOs. - Each LDO is enabled by clearing the corresponding disable bit in the avdd\_tx\_ctrl, dvdd\_tx\_ctrl, avdd\_rx\_ctrl and dvdd\_rx\_ctrl registers. - After enabling each LDO, ensure that the LDO was powered up successfully by checking the corresponding \*\_power\_good status bit in the Ido\_status\_2 register. - 2. Enable the XOSC by setting the xosc\_en bit and clearing the xosc\_dislvl bit in the osc\_ctrl register. Before continuing, ensure that the XOSC has started successfully by checking the xosc\_lock bit in the lock\_status register. - 3. Enable the XOSC as source for sysclk by setting the sysclk\_sel bit in the osc\_ctrl register. - 4. Enable Common PLL by clearing the common\_pll\_powerdown bit in the common\_pll\_ctrl\_1 register. Before continuing, ensure that the PLL has locked by checking the common\_pll\_lock bit in the lock\_status register. - 5. Enable the RX and TX PLLs by clearing the tx\_pll\_powerdown and rx\_pll\_powerdown bits in the tx\_pll\_ctrl\_2 and rx\_pll\_ctrl\_2 registers, respectively. Before continuing, ensure that the PLLs have locked by checking the tx\_pll\_lock and rx\_pll\_lock bits in the tx\_pll\_status and rx\_pll\_status registers, respectively. - 6. Enable clocks to the receiver digital backend by setting the trx\_backend\_clk\_prescale bits in the mclk\_trx\_backend\_clk\_ctrl register to 1 or higher. # 10. Typical Application Circuit The X4 requires a minimum of external components in order to keep BOM cost and module size as low as possible. It can operate with a single crystal as clock reference and using a single power supply, possibly sharing this with the host controller/DSP. #### 10.1. Single Radar The following figure shows the X4 in a typical application circuit with a single radar. Figure 10.1. Typical application circuit diagram #### 10.2. Multi Radar Applications Multiple instances of the X4 radar IC is required in applications applying digital beamforming techniques to perform 2D or 3D imaging. In a typical setup, the ICs use one or more transmitter and two or more receivers connected to antennas spaced by approximately half the wavelength of the transmitted signal (about 2 cm for a 7.29 GHz signal). The ICs must be carefully synchronized to maintain coherency. This is achieved by sharing the common PLL between the systems; they are configured in a master/slave style setup where one chip acts a master providing the slaves with a clock signal through the CKIO LVDS interface on IO5 and IO6 and the TRX\_SYNC signal through either IO1 or IO3. The following figure shows a setup with three radar ICs sharing a single TX. The three radars are connected to the same SPI bus; the host must select between the slaves by independently selecting them with the slave select signals (not shown in the figure). Figure 10.2. Typical application circuit of a setup with multiple radars for digital beamforming # 11. Hardware and Layout # 11.1. WLCSP Package | SYMBOL | DATA (μm) | |--------|-----------| | D | 3283.2±25 | | D2 | 2797.2 | | L | 2627±25 | | L2 | 2145.6 | | е | 399.6 | | H1 | 200±30 | | H2 | 265±30 | | Н3 | 381±10 | | Η | 581±40 | Figure 11.1. X4 WLCSP package. See Section 2.1 for pin coordinates. # 11.2. Recommended PCB Layout Figure 11.2. Recommended PCB pin layout for X4. All dimensions in micrometers. # 12. PIF register specification | Address | Name | Туре | |---------|----------------------------|----------| | 0x00 | firmware_version | Register | | 0x06 | gpio_out | Register | | OxOB | gpio_in | Register | | OxOD | gpio_oe | Register | | OxOE | rx_mframes | Register | | 0x0F | smpl_mode | Register | | 0x10 | rx_downconversion_coeff_i1 | Register | | 0x11 | rx_downconversion_coeff_i2 | Register | | 0x14 | rx_downconversion_coeff_q1 | Register | | 0x15 | rx_downconversion_coeff_q2 | Register | | 0x16 | rx_ram_write_offset_msb | Register | | 0x17 | rx_ram_line_first_msb | Register | | 0x18 | rx_ram_line_last_msb | Register | | 0x19 | rx_ram_lsbs | Register | | 0x1B | rx_counter_num_bytes | Register | | 0x1C | rx_counter_lsb | Register | | 0x1D | fetch_radar_data_spi | Action | | Ox1E | fetch_radar_data_pif | Action | | 0x1F | radar_data_pif | Register | | 0x21 | radar_data_pif_status | Register | | 0x27 | ram_select | Register | | 0x2A | radar_readout_idle | Register | | 0x2B | rx_reset_counters | Action | | 0x2C | trx_clocks_per_pulse | Register | | 0x2D | rx_mframes_coarse | Register | | 0x2E | trx_pulses_per_step_msb | Register | | 0x2F | trx_pulses_per_step_lsb | Register | | 0x30 | trx_dac_max_h | Register | | 0x31 | trx_dac_max_l | Register | | 0x32 | trx_dac_min_h | Register | | 0x33 | trx_dac_min_l | Register | | 0x34 | trx_dac_step | Register | | 0x35 | trx_iterations | Register | | 0x36 | trx_start | Action | | 0x37 | trx_ctrl_done | Register | | Ox3A | trx_backend_done | Register | | 0x3B | trx_ctrl_mode | Register | | 0x3C | trx_lfsr_taps_0 | Register | | 0x3D | trx_lfsr_taps_1 | Register | | 0x3E | trx_lfsr_taps_2 | Register | | 0x41 | trx_lfsr_reset | Action | | Address | Name | Туре | |---------|---------------------------------|----------| | 0x42 | rx_wait | Register | | 0x43 | tx_wait | Register | | 0x44 | trx_dac_override_h | Register | | 0x45 | trx_dac_override_l | Register | | 0x46 | trx_dac_override_load | Action | | 0x47 | cpu_spi_master_clk_ctrl | Register | | 0x49 | mclk_trx_backend_clk_ctrl | Register | | 0x4A | osc_ctrl | Register | | 0x4B | io_ctrl_1 | Register | | 0x4C | io_ctrl_2 | Register | | 0x4D | io_ctrl_3 | Register | | 0x4E | io_ctrl_4 | Register | | 0x4F | io_ctrl_5 | Register | | 0x51 | io_ctrl_6 | Register | | 0x52 | pif_mb_fifo_status | Register | | 0x53 | to_cpu_read_data | Register | | 0x54 | from_cpu_write_data | Register | | 0x55 | pif_mb_clear_status | Register | | 0x56 | pif_mem_fifo_status | Register | | 0x57 | pif_mem_clear_status | Register | | 0x58 | spi_master_send | Register | | 0x59 | spi_master_radar_burst_kick | Action | | 0x5A | spi_master_idle | Register | | 0x5B | spi_master_mode | Register | | 0x5C | spi_master_radar_burst_size_lsb | Register | | 0x5E | boot_from_otp_pif | Register | | 0x5F | rx_pll_ctrl_1 | Register | | 0x61 | rx_pll_ctrl_2 | Register | | 0x64 | rx_pll_status | Register | | 0x65 | tx_pll_ctrl_1 | Register | | 0x66 | tx_pll_ctrl_2 | Register | | 0x69 | tx_pll_status | Register | | 0x6A | common_pll_ctrl_1 | Register | | 0x6B | common_pll_ctrl_2 | Register | | 0x6C | common_pll_ctrl_3 | Register | | 0x6D | common_pll_ctrl_4 | Register | | 0x6E | common_pll_frac_2 | Register | | 0x6F | common_pll_frac_1 | Register | | 0x71 | common_pll_frac_0 | Register | | 0x72 | lock_status | Register | | 0x73 | clkout_sel | Register | | 0x74 | apc_dvdd_testmode | Register | | Address | Name | Туре | |---------|----------------|----------| | 0x75 | misc_ctrl | Register | | 0x76 | dvdd_rx_ctrl | Register | | 0x78 | dvdd_tx_ctrl | Register | | 0x79 | dvdd_testmode | Register | | 0x7A | avdd_rx_ctrl | Register | | 0x7B | avdd_tx_ctrl | Register | | 0x7C | avdd_testmode | Register | | 0x7D | ldo_status_1 | Register | | 0x7E | ldo_status_2 | Register | | 0x7F | spi_config_pif | Register | Table 12.1. Register overview # **0x00 firmware\_version** Read-writable 8-bit register. Register writable by firmware to define its version. Readable on SPI as firmware\_version\_spi. | Bit | Segment name | Default | Description | |-------|------------------|---------|-------------| | [7:0] | firmware_version | 0x00 | | # 0x06 gpio\_out Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------|---------|---------------------------------------------------------------------------------------------------------------------| | [7] | - | NA | | | [6:0] | gpio_o | | Each of these register bits drive the output pin of the corresponding IO pad when they are configured in GPIO mode. | # OxOB gpio\_in Read-only 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------|---------|--------------------------------------------------------------------------------------------------| | [7] | - | NA | | | [6:0] | gpio_i | 0x00 | Input signal on each IO pin is synchronized to the CPU clock and can be read from this register. | # OxOD gpio\_oe Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------------|---------|---------------------------------------------| | [7] | - | NA | | | [6:0] | gpio_output_enable | 0x00 | Output enable for each IO pad in GPIO mode. | | | | | 0: Output driver disabled. | | | | | 1: Output driver enabled. | # **OxOE rx\_mframes** Read-writable 8-bit register. Defines the frame length in steps of 12 sampling bins. Number of counters enabled is min(1536, $(rx_mframes + 1)*12)$ . This register controls how many sampled radar bins are written to RAM. The number of physically sampled radar bins is controlled by rx\_mframes\_coarse. | Bit | Segment name | Default | Description | |-------|--------------|---------|-------------| | [7:0] | rx_mframes | 0x80 | | # **OxOF smpl\_mode** Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:3] | - | NA | | | [2] | Reserved | 0x00 | Always read and write as 0 | | [1] | powerdown_sampler | 0x01 | Powerdown of samplers. Also disables distribution of the RX PLL clock to the receiver backend. 1: Samplers (and receiver back end) are powered down (only static leakage) | | | | | 0: Samplers are active | | [0] | rx_downconversion_enable | 0x00 | Enable downconversion of sampled signal. | | | | | This signal affects how the internal data is stored. It must therefore not change between frame sampling (trx_start to trx_backend_done) and frame readout (started by fetch_radar_data_pif or fetch_radar_data_spi). | # Ox10 rx\_downconversion\_coeff\_i1 Write-only 8-bit register. | Bit | Segment name | Default | Description | |-------|----------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:6] | - | NA | | | [5:0] | rx_downconversion_coeff_i1 | 0x00 | Set of coefficients for downconversion. Weight vector 1 for I-channel. The coefficients cannot be read back. The register works like a 32-deep FIFO - each register has 32 coefficients behind it. They should be written most significant coefficient first. | ### Ox11 rx\_downconversion\_coeff\_i2 Write-only 8-bit register. | Bit | Segment name | Default | Description | |-------|----------------------------|---------|-------------------------------------------------------------------------------------------------------------| | [7:6] | - | NA | | | [5:0] | rx_downconversion_coeff_i2 | | Set of coefficients for downconversion. Weight vector 2 for I-channel. See also rx_downconversion_coeff_i1. | ### Ox14 rx\_downconversion\_coeff\_q1 Write-only 8-bit register. | Bit | Segment name | Default | Description | |-------|----------------------------|---------|-------------------------------------------------------------------------------------------------------------| | [7:6] | - | NA | | | [5:0] | rx_downconversion_coeff_q1 | | Set of coefficients for downconversion. Weight vector 1 for Q-channel. See also rx_downconversion_coeff_i1. | ### Ox15 rx\_downconversion\_coeff\_q2 Write-only 8-bit register. | Bit | Segment name | Default | Description | |-------|----------------------------|---------|-------------------------------------------------------------------------------------------------------------| | [7:6] | - | NA | | | [5:0] | rx_downconversion_coeff_q2 | | Set of coefficients for downconversion. Weight vector 2 for Q-channel. See also rx_downconversion_coeff_i1. | ### Ox16 rx\_ram\_write\_offset\_msb Read-writable 8-bit register. MSB of rx\_ram\_write\_offset. The first RAM line to be written when generating a new frame. Can be used to stitch together sub-frames. | Bit | Segment name | Default | Description | |-------|-------------------------|---------|-------------| | [7:0] | rx_ram_write_offset_msb | 0x00 | | #### Ox17 rx\_ram\_line\_first\_msb MSB of rx\_ram\_line\_first. The first RAM line to read when reading radar data. | Bit | Segment name | Default | Description | |-------|-----------------------|---------|-------------| | [7:0] | rx_ram_line_first_msb | 0x00 | | ### Ox18 rx\_ram\_line\_last\_msb Read-writable 8-bit register. MSB of rx\_ram\_line\_last. The last RAM line to read when reading radar data. | Bit | Segment name | Default | Description | |-------|----------------------|---------|-------------| | [7:0] | rx_ram_line_last_msb | OxBF | | ### Ox19 rx\_ram\_lsbs Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|-------------------------|---------|-----------------------------| | [7:3] | - | NA | | | [2] | rx_ram_write_offset_lsb | 0x00 | LSB of rx_ram_write_offset. | | [1] | rx_ram_line_first_lsb | 0x00 | LSB of rx_ram_line_first. | | [0] | rx_ram_line_last_lsb | 0x01 | LSB of rx_ram_line_last. | ### Ox1B rx\_counter\_num\_bytes Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|----------------------|---------|----------------------------------------------------------------------------------| | [7:3] | - | NA | | | [2:0] | rx_counter_num_bytes | 0x03 | Number of bytes to read from each counter. O: Read 8 bytes | | | | | 1-7: Read 1-7 bytes, respectively | | | | | In downconversion, negative values are sign extended to the selected byte width. | ### **Ox1C rx\_counter\_lsb** | Bit | Segment name | Default | Description | |-------|----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:6] | - | NA | | | [5:0] | rx_counter_lsb | 0x00 | Selects the least significant bit to read. Can be any value from 0 to 45. Note that there is no real data above 24 bits in normal mode and 46 bits in downconversion mode, only sign-extended padding. | ### Ox1D fetch\_radar\_data\_spi Executable Action. When this action is triggered, the SPI radar\_data FIFO is emptied, and new radar data is streamed into it. Important note: This register causes an asynchronous reset of flip-flops in the SPI domain. This is only safe as long as the SPI clock is not running. A toggle of SPI clock around the time of the reset recovery will cause a timing problem. Therefore, the system handshaking between the external SPI master and the CPU must ensure that the SPI is silent when fetch\_radar\_data\_spi is triggered. (I.e., after the external master has asked for a frame, it should NOT poll a register until data is ready, but rather wait for a handshake signal from the CPU.) ### **Ox1E fetch\_radar\_data\_pif** Executable Action. When this action is triggered, the PIF radar\_data FIFO is emptied, and new radar data is streamed into it. ### **Ox1F radar\_data\_pif** Read-only 8-bit register. Radar data, made available by fetch\_radar\_data\_pif. | Bit | Segment name | Default | Description | |-------|----------------|---------|-------------| | [7:0] | radar_data_pif | 0x00 | | ### Ox21 radar\_data\_pif\_status Read-only 8-bit register. | Bit | Segment name | Default | Description | |-------|---------------------------|---------|---------------------------------------------------------| | [7] | Reserved | 0x00 | | | [6] | Reserved | 0x00 | | | [5] | Reserved | 0x00 | | | [4] | Reserved | 0x00 | | | [3:1] | - | NA | | | [0] | radar_data_pif_fifo_empty | 0x01 | Status flag indicating whether radar data FIFO is empty | #### Ox27 ram\_select | Bit | Segment name | Default | Description | |-------|--------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:1] | - | NA | | | [0] | ram_select | 0x00 | Selects which RAM to write the sampled counter values into, and selects the opposite RAM for reading out data from last frame. | | | | | This bit should never be changed while sampling is ongoing (between trx_start and trx_backend_done), or while a radar readout is ongoing. | | | | | If the frames are pipelined (reading the last frame while a new frame is written), toggle ram_select at a safe time after trx_backend_done and completed readout of the last frame. | | | | | In the non-pipelined case, ram_select must be toggled between every write and read. | ### **Ox2A radar\_readout\_idle** Read-only 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------------|---------|--------------------------------------------------| | [7:1] | - | NA | | | [0] | radar_readout_idle | | Indicates that there is no ongoing radar readout | #### Ox2B rx\_reset\_counters Executable Action. Clears the result of the last sweep from the samplers. Always call this before initiating a new sweep. #### Ox2C trx\_clocks\_per\_pulse Read-writable 8-bit register. Controls the divider that determines the PRF (PRF will be Common PLL output frequency divided by the value of this register). Legal values are between 4 and 255. Values outside this range will result in undefined behaviour. | Bit | Segment name | Default | Description | |-------|----------------------|---------|-------------| | [7:0] | trx_clocks_per_pulse | 0x10 | | #### Ox2D rx\_mframes\_coarse Read-writable 8-bit register. Defines the frame length in steps of 96 sampling bins. This register controls the size of the frame that is actually captured by the front end. See also rx\_mframes. It is important that this register is always set less than or equal to trx\_clocks\_per\_pulse. | Bit | Segment name | Default | Description | |-------|-------------------|---------|-------------| | [7:0] | rx_mframes_coarse | 0x10 | | ### Ox2E trx\_pulses\_per\_step\_msb Read-writable 8-bit register. MSB of pulses-per-step. | Bit | Segment name | Default | Description | |-------|-------------------------|---------|-------------| | [7:0] | trx_pulses_per_step_msb | 0x00 | | ### Ox2F trx\_pulses\_per\_step\_lsb Read-writable 8-bit register. LSB of pulses-per-step. Number of pulses integrated per DAC step. Always set pulses-per-step to 1 or higher. Setting pulses-per-step to 0 may lead to undefined behaviour. | Bit | Segment name | Default | Description | |-------|-------------------------|---------|-------------| | [7:0] | trx_pulses_per_step_lsb | 0x14 | | #### 0x30 trx\_dac\_max\_h Read-writable 8-bit register. MSB of trx\_dac\_max, the maximum value of the DAC sweep. Always set max value higher than or equal to trx\_dac\_min. | Bit | Segment name | Default | Description | |-------|---------------|---------|-------------| | [7:0] | trx_dac_max_h | OxFF | | ### Ox31 trx\_dac\_max\_l Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|---------------|---------|------------------------------------------| | [7:3] | - | NA | | | [2:0] | trx_dac_max_l | 0x07 | 3 least significant bits of trx_dac_max. | #### Ox32 trx\_dac\_min\_h Read-writable 8-bit register. MSB of $trx\_dac\_min$ , the minimum value of the DAC sweep. Always set this field lower than or equal to $trx\_dac\_max$ . | Bit | Segment name | Default | Description | |-------|---------------|---------|-------------| | [7:0] | trx_dac_min_h | 0x00 | | ### Ox33 trx\_dac\_min\_l Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|---------------|---------|------------------------------------------| | [7:3] | - | NA | | | [2:0] | trx_dac_min_l | 0x00 | 3 least significant bits of trx_dac_min. | ### Ox34 trx\_dac\_step Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|-----------------------|---------|---------------------------------------------------------------------------------------------------------| | [7:6] | - | NA | | | [5] | trx_auto_bidir_enable | 0x01 | Enable/disable bidirectional sweeps | | [4] | trx_sweep_phase | 0x00 | Set the initial sweep direction of bi-directional sweeps, and the direction of single direction sweeps. | | | | | O: Sweep starts at trx_dac_min and sweeps upwards | | | | | 1: Sweep starts at trx_dac_max and sweeps downwards | | [3:2] | trx_dac_settle_clog2 | 0x00 | Sets clocks for DAC to settle: | | | | | 0: 1 clock settling time | | | | | 1: 2 clocks settling time | | | | | 2: 4 clocks settling time | | | | | 3: 8 clocks settling time | | [1:0] | trx_dac_step_clog2 | 0x00 | Sets step size of DAC sweep: | | | | | 0: DAC step of 1 | | | | | 1: DAC step of 2 | | | | | 2: DAC step of 4 | | | | | 3: DAC step of 8 | ### **Ox35 trx\_iterations** Read-writable 8-bit register. Number of sweep iterations to perform. It is highly recommended to set $trx_iterations$ to a value that is integer divisible by (2^noiseless\_ghost\_order) \* (2^trx\_auto\_bidir\_enable). | Bit | Segment name | Default | Description | |-------|----------------|---------|-------------| | [7:0] | trx_iterations | 0x0A | | ### Ox36 trx\_start Executable Action. Signal the sweep controller to initiate sampling of a new radar frame. Note that this action is ignored when the transceiver is in send-every-pulse mode, controlled by the trx\_send\_every\_pulse bit. ### **Ox37 trx\_ctrl\_done** Read-only 8-bit register. | Bit | Segment name | Default | Description | |-------|---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:1] | - | NA | | | [0] | trx_ctrl_done | 0x01 | Set high by the sweep controller when radar frame sampling is complete. Note that the receiver backend performs some additional post-processing before the frame can be read. It is recommended to check trx_backend_done before attempting to read the new radar frame. | ### **Ox3A trx\_backend\_done** Read-only 8-bit register. | Bit | Segment name | Default | Description | |-------|------------------|---------|-------------------------------------------------------------------| | [7:1] | - | NA | | | [0] | trx_backend_done | | Set high by the receiver backend when a new radar frame is ready. | ## **Ox3B trx\_ctrl\_mode** | Bit | Segment name | Default | Description | |-----|-------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7] | tx_strobe_enable | 0x01 | Mask out tx strobe when disabled (force tx_strobe to 0 when tx_strobe_enable = 0) | | [6] | rx_strobe_enable | 0x01 | Mask out rx strobe when disabled (force rx_strobe to 0 when rx_strobe_enable = 0) | | [5] | trx_phase_override | 0x00 | Set this bit to override the trx_phase signal, setting it to trx_phase_over-ride_val instead of LFSR output | | [4] | trx_phase_override_val | 0x00 | Value of trx_phase when trx_phase_override is enabled | | [3] | trx_send_every_pulse | 0x00 | When this bit is set, the transceiver is in send-every-pulse mode where pulses are transmitted with a constant rate determined by trx_clocks_per_pulse. When disabled, pulse transmission is only enabled while a sweep is in progress. Note that this bit masks out the trx_start action and is only intended to be used to test the transmitter. | | [2] | trx_constant_clocks_per_pulse | 0x00 | Keep the number of clock cycles between consecutive pulses constant within one sweep. | | [1] | trx_ctrl_slave_mode | 0x00 | Set transceiver control in slave mode. In this mode, trx_start is driven by the trx_start_sync_in input signal instead of the trx_start PIF register. | | [0] | trx_start_sync_negedge | 0x00 | Synchronize trx_start_sync_out to negative clock edge instead of positive. Can be used as a workaround to fix timing issues. | ### Ox3C trx\_lfsr\_taps\_0 Read-writable 8-bit register. LFSR feedback taps, least significant 8 bits. Setting bit n results in tapping bit position n of the LFSR register, effectively configuring the polynomial of the pseudo random pulse bi-phasing function. | Bit | Segment name | Default | Description | |-------|-----------------|---------|-------------| | [7:0] | trx_lfsr_taps_0 | 0x00 | | ### Ox3D trx\_lfsr\_taps\_1 Read-writable 8-bit register. LFSR feedback taps, middle 8 bits. | Bit | Segment name | Default | Description | |-------|-----------------|---------|-------------| | [7:0] | trx_lfsr_taps_1 | 0x00 | | ### Ox3E trx\_lfsr\_taps\_2 Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|-----------------------|---------|---------------------------------------------------| | [7] | - | NA | | | [6:4] | noiseless_ghost_order | 0x01 | Set the noiseless ghost order. Legal values: 0-6. | | [3:0] | trx_lfsr_taps_2 | 0x09 | LFSR feedback taps, most significant 4 bits. | ### Ox41 trx\_lfsr\_reset Executable Action. Write to this action to reset the LFSR to the trx\_lfsr\_taps value. By default, the LFSR will continue from wherever it was last radar frame. #### 0x42 rx\_wait Read-writable 8-bit register. Controls the frame offset by delaying the receiver with rx\_wait Common-PLL clock cycles. | Bit | Segment name | Default | Description | |-------|--------------|---------|-------------| | [7:0] | rx_wait | 0x00 | | ### Ox43 tx\_wait Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------|---------|---------------------------------------------------------------------------------------------| | [7:4] | - | NA | | | [3:0] | tx_wait | | Controls the frame offset by delaying the transmitter with tx_wait Common-PLL clock cycles. | ### Ox44 trx\_dac\_override\_h Read-writable 8-bit register. The trx\_dac\_override\_load action must be triggered for changes to this register to take effect. | Bit | Segment name | Default | Description | |-------|-------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------| | [7] | trx_dac_override_enable | 0x00 | When this bit is set, the DAC is controlled by trx_dac_override_val_h/l. When this bit is cleared, the DAC is controlled by the Sweep Controller. | | [6:3] | - | NA | | | [2:0] | trx_dac_override_val_h | 0x00 | MSB of trx_dac_override value. Can be used to force the DAC to a specific value. Enabled by trx_dac_override_enable. | ### **0x45 trx\_dac\_override\_l** Read-writable 8-bit register. The trx\_dac\_override\_load action must be triggered for changes to this register to take effect. | Bit | Segment name | Default | Description | |-------|------------------------|---------|--------------------------------------------------------| | [7:0] | trx_dac_override_val_l | | 8 least significant bits of of trx_dac_override value. | ### Ox46 trx\_dac\_override\_load Executable Action. Write to this action for trx\_dac\_override settings to take place. Both trx\_dac\_override\_enable and trx\_override\_val\_h/I have shadow registers that are loaded by trx\_dac\_override\_load. ### Ox47 cpu\_spi\_master\_clk\_ctrl Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------------|---------|-------------------------------------------------------| | [7:5] | spi_master_clk_div | 0x00 | Select division of spi_master_clk from source. | | | | | O: disabled | | | | | 1: divide by 1 | | | | | 2: divide by 2 | | | | | 3: divide by 4 | | | | | 4: divide by 8 | | | | | 5: divide by 16 | | | | | 6: divide by 32 | | | | | 7: divide by 64 | | [4] | spi_master_clk_sel | 0x00 | 0: spi_master_clk is sourced from sysclk | | | | | 1: spi_master_clk is sourced from auxclk | | [3:1] | cpuclk_div | 0x00 | Select division of cpuclk from source. Divide by 2^N. | | [0] | cpuclk_sel | 0x00 | 0: cpuclk is sourced from sysclk | | | | | 1: cpuclk is sourced from auxclk | ### 0x49 mclk\_trx\_backend\_clk\_ctrl | Bit | Segment name | Default | Description | |-------|--------------------------|---------|-----------------------------------------------------------| | [7:6] | mclk_sel | 0x00 | 2'b00: mclk is sourced from sysclk | | | | | 2'b01: mclk is sourced from auxlkc | | | | | 2'b1x: mclk is sourced from lvdsclk_in | | [5:3] | trx_backend_clk_prescale | 0x00 | Select division of prescaled trx_backend_clk from refclk | | | | | 0: Disabled | | | | | 1: Divide by 1 | | | | | 2: Divide by 2 | | | | | 3: Divide by 4 | | | | | 4: Divide by 8 | | | | | 5: Divide by 16 | | | | | 6: Divide by 32 | | | | | 7: Divide by 64 | | [2:0] | trx_backend_clk_div | 0x00 | Select division of trx_backend_clk from prescaled signal. | | | | | 0: Divide by 1 | | | | | 1: Divide by 2 | | | | | 2: Divide by 3 | | | | | 3: Divide by 4 | | | | | 4: Divide by 5 | | | | | 5: Divide by 6 | | | | | 6: Divide by 7 | | | | | 7: Divide by 8 | # Ox4A osc\_ctrl | Bit | Segment name | Default | Description | |-----|---------------|---------|---------------------------------------------------------------| | [7] | - | NA | | | [6] | auxclk_sel | 0x01 | Select auxclk source signal: | | | | | 0: pllauxclk | | | | | 1: extclk | | [5] | sysclk_sel | 0x00 | Select sysclk source signal: | | | | | 0: lpclk | | | | | 1: xoscclk | | [4] | xosc_bypass | 0x00 | Set crystal oscillator in bypass mode. | | [3] | xosc_dislvl | 0x01 | Disable level shifter in crystal oscillator. | | [2] | xosc_discap | 0x00 | Disable built in decoupling capacitors in crystal oscillator. | | [1] | xosc_en | 0x00 | Enable crystal oscillator. | | [0] | lpclk_disable | 0x00 | Disable low-power oscillator. | # 0x4B io\_ctrl\_1 Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------|---------|------------------------------------------------------| | [7] | spiclk_ren | | Active low enable of pullup resistor for spiclk pin. | | [6:5] | spio_ren | | Active low enable of pullup resistor for SPIO pins. | | [4:0] | io_ren | 0x00 | Active low enable of pullup resistor for IO pins. | # Ox4C io\_ctrl\_2 | Bit | Segment name | Default | Description | |-------|-------------------|---------|-------------------------------------------------------------| | [7:6] | lvds_rt_cal | 0x00 | LVDS termination resistor calibration bits. Nominal values: | | | | | 00 = 80 Ohm (-20%) | | | | | 01 = 90 Ohm (-10%) | | | | | 10 = 103 Ohm (+3%) | | | | | 11 = 120 Ohm (+20%) | | [5] | lvds_rt_en | 0x00 | Enable LVDS internal termination resistor. | | [4] | lvcmos_schmitt_en | 0x00 | Enable hysteresis in GPIO5/GPIO6 input CMOS buffers. | | [3] | io6_lvcmos_ie | 0x01 | Active high enable of CMOS input buffer for IO6 pin. | | [2] | io5_lvcmos_ie | 0x01 | Active high enable of CMOS input buffer for IO5 pin. | | [1] | lvds_rx_en | 0x00 | Enable LVDS receiver. | | [0] | sub_lvds_en | 0x00 | Enable sub-LVDS mode. | | | | | O: Nominal common mode voltage of LVDS is 1.2V | | | | | 1: Nominal common mode voltage of LVDS is 0.9V | # Ox4D io\_ctrl\_3 Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------|---------|-------------------------------------------------------------------------------------------------| | [7] | lvds_tx_en | 0x00 | Enable LVDS transmitter: | | | | | O = LVDS outputs High-Z and LVCMOS buffers are controlled by GPIO5/6 control signals | | | | | 1 = LVDS Driver enabled and LVCMOS buffers are disabled | | [6:0] | io_gpio_sel | 0x66 | Select whether pin is used as GPIO. This setting takes precedence over other pin functionality. | | | | | Each bit represents the corresponding IO pin (e.g. bit 0 represents IOO). For each bit: | | | | | O: Pin is used for other functionality | | | | | 1: Pin is used for GPIO | ## Ox4E io\_ctrl\_4 | Bit | Segment name | Default | Description | |-------|----------------|---------|----------------------------------------------------------------| | [7] | Reserved | 0x00 | Always read and write as 0 | | [6] | io6_clkout_sel | 0x00 | Select which clock signal to transmit on the IO6 pin | | | | | 0 = trx_clkout_2 | | | | | 1 = cmu_clkout | | [5] | io5_clkout_sel | 0x00 | Select which clock signal to transmit on the IO5 pin | | | | | 0 = trx_clkout_1 | | | | | 1 = cmu_clkout | | [4] | extclk_sel | 0x00 | Select which of IO6 and IO5 the extclk signal is sourced from. | | | | | 0 = 106 | | | | | 1 = IO5 | | [3:2] | lvds_txdrv | 0x00 | LVDS driver output current control. | | | | | 00 = Output driver current 0mA. | | | | | If lvds_rt_en==1'b0: | | | | | 2'b01 = Nominal output driver current 1.2mA. | | | | | 2'b10 = Nominal output driver current 2.4mA. | | | | | 2'b11 = Nominal output driver current 3.6mA. | | | | | If Ivds_rt_en==1'b1: | | | | | 2'b01 = Nominal output driver current 2.4mA. | | | | | 2'b10 = Nominal output driver current 4.8mA. | | | | | 2'b11 = Nominal output driver current 7.2mA. | | [1:0] | lvds_biastrim | 0x00 | Output current bias resistor trim: | | | | | 00 = +26% | | | | | 01 = +13% | | | | | 10 = 0% | | | | | 11 = -18% | # Ox4F io\_ctrl\_5 | Bit | Segment name | Default | Description | |-------|---------------------|---------|-----------------------------------------------------------------------------| | [7:3] | lpclk_trim | 0x00 | Trim lpclk, encoded as a 5-bit signed value. | | | | | 0 -> 0% trim (nominal). | | [2] | io3_spi_sel | 0x01 | Select whether pin is used as SPI. | | | | | io_gpio_sel[3] must be set to 0 to enable this setting. | | | | | O: IO3 is used for trx_sync output. Output driver is automatically enabled. | | | | | 1: IO3 is used for SPI (SPIO2). Output enable is controlled by SPI. | | [1] | trx_sync_source_sel | 0x00 | Select source for trx_start_sync_in. | | | | | O = IO1 | | | | | 1 = 103 | | [0] | io1_spi_sel | OxO1 | Select whether pin is used as SPI. | | | | | io_gpio_sel[1] must be set to 0 to enable this setting. | | | | | O: IO1 is used for trx_sync output. Output driver is automatically enabled. | | | | | 1: IO1 is used for SPI (NSS1_OUT) | # Ox51 io\_ctrl\_6 Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|---------------|---------|-----------------------------------------------------------------| | [7:5] | - | NA | | | [4:2] | Reserved | 0x00 | Always read and write as 0 | | [1] | io6_clkout_oe | 0x00 | Enable output driver on IO6 pin when clkout function is enabled | | [0] | io5_clkout_oe | 0x00 | Enable output driver on IO5 pin when clkout function is enabled | # Ox52 pif\_mb\_fifo\_status Read-only 8-bit register. | Bit | Segment name | Default | Description | |-----|-----------------------------|---------|-----------------------------------------------------------------------------------------------------------------------| | [7] | pif_to_cpu_fifo_overflow | 0x00 | Indicates an overflow in to_cpu_fifo (mailbox). | | [6] | pif_to_cpu_fifo_underflow | 0x00 | Indicates an underflow in to_cpu_fifo (mailbox). | | [5] | pif_from_cpu_fifo_overflow | 0x00 | Indicates an overflow in from_cpu_fifo (mailbox). | | [4] | pif_from_cpu_fifo_underflow | 0x00 | Indicates an underflow in from_cpu_fifo (mailbox). | | [3] | - | NA | | | [2] | from_cpu_fifo_empty | 0x01 | Goes high to indicate to the CPU that from_cpu_fifo is empty, i.e. data has been fully read. | | | | | Note that data transmission has not necessarily been completed, but the last word has been read from FIFO by the SPI. | | [1] | to_cpu_data_valid | 0x00 | Goes high if there is valid data in the incoming mailbox FIFO (see to_cpu_read_data). | | [0] | from_cpu_fifo_full | 0x00 | Goes high if there is no more space in the read_data FIFO. Must be checked before writing to from_cpu_write_data. | ### Ox53 to\_cpu\_read\_data Read-only 8-bit register. When reading this, data is popped from mailbox FIFO. Valid only if to\_cpu\_data\_valid is 1. | Bit | Segment name | Default | Description | |-------|------------------|---------|-------------| | [7:0] | to_cpu_read_data | 0x00 | | ### **0x54 from\_cpu\_write\_data** Write-only 8-bit register. A write to this register goes into the 8 byte deep outgoing mailbox FIFO data. | Bit | Segment name | Default | Description | |-------|---------------------|---------|-------------| | [7:0] | from_cpu_write_data | 0x00 | | ### **Ox55 pif\_mb\_clear\_status** Write-only 8-bit register. | Bit | Segment name | Default | Description | |-------|-----------------------------------|---------|-------------------------------------------| | [7] | pif_clear_to_cpu_fifo_overflow | 0x00 | Write 1 to clear to_cpu_fifo_overflow | | [6] | pif_clear_to_cpu_fifo_underflow | 0x00 | Write 1 to clear to_cpu_fifo_underflow | | [5] | pif_clear_from_cpu_fifo_overflow | 0x00 | Write 1 to clear from_cpu_fifo_overflow | | [4] | pif_clear_from_cpu_fifo_underflow | 0x00 | Write 1 to clear from_cpu_fifo_under-flow | | [3:0] | - | NA | | # **0x56 pif\_mem\_fifo\_status** Read-only 8-bit register. | Bit | Segment name | Default | Description | |-------|-----------------------------|---------|------------------------------------------------------------------------------------------| | [7] | pif_to_mem_fifo_overflow | 0x00 | Indicates an overflow in to_mem_fifo (memory programming). | | [6] | pif_to_mem_fifo_underflow | 0x00 | Indicates an underflow in to_mem_fifo (memory programming). Should not happen by design. | | [5] | pif_from_mem_fifo_overflow | 0x00 | Indicates an overflow in from_mem_fifo (memory readback). Should not happen by design. | | [4] | pif_from_mem_fifo_underflow | 0x00 | Indicates an underflow in from_mem_fifo (memory readback). | | [3:0] | - | NA | | # **0x57 pif\_mem\_clear\_status** Write-only 8-bit register. | Bit | Segment name | Default | Description | |-------|-----------------------------------|---------|-------------------------------------------| | [7] | pif_clear_to_mem_fifo_overflow | 0x00 | Write 1 to clear to_mem_fifo_overflow | | [6] | pif_clear_to_mem_fifo_underflow | 0x00 | Write 1 to clear to_mem_fifo_underflow | | [5] | pif_clear_from_mem_fifo_overflow | 0x00 | Write 1 to clear from_mem_fifo_over-flow | | [4] | pif_clear_from_mem_fifo_underflow | 0x00 | Write 1 to clear from_mem_fifo_under-flow | | [3:0] | - | NA | | ## 0x58 spi\_master\_send | Bit | Segment name | Default | Description | |-------|-----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:1] | - | NA | | | [0] | spi_master_send | 0x00 | Set to 1 to send data from SPI master.<br>As long as this bit is high, NSS will be<br>active out of the chip. | | | | | Data already in the mailbox FIFO will be sent immediately, and the CPU can add more data to the same SPI transaction by writing more data to the FIFO. | | | | | To send radar data, the CPU should write to spi_master_radar_burst_kick. The SPI Master will then send spi_master_radar_burst_size number of bytes when they are available in the radar_data_pif FIFO. | | | | | NSS is directly controlled by this register, so spi_slave_sel should be set before spi_master_send, and should not be changed while spi_master_send is high. | | | | | When a transaction is complete, the CPU must write 0 in spi_master_send to release NSS. | | | | | To see whether the SPI Master is done sending the current data, please see spi_master_idle. | ## Ox59 spi\_master\_radar\_burst\_kick Executable Action. Trigger this action to send radar data in SPI master mode. See also spi\_master\_send. ### **Ox5A spi\_master\_idle** Read-only 8-bit register. | Bit | Segment name | Default | Description | |-------|-----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:2] | - | NA | | | [1] | spi_master_nss | 0x01 | Indicates the state of NSS from spi_master. Should be used actively by firmware when spi_master_clk is much slower than cpuclk. When firmware wants to leave spi_master_send mode and re-enter it soon after, it is important that the slower SPI Master has seen the transition back and forth. | | | | | In such a case, firmware should leave spi_master_send mode, then poll until spi_master_nss is high, before entering spi_master_send mode again. | | [0] | spi_master_idle | Ox01 | O: SPI Master is busy 1: SPI Master is in IDLE (no activity), or in MAILBOX_WAIT, i.e. in the middle of a mailbox transaction, waiting for data. This flag should be used actively during SPI Master mailbox send, and should be checked before writing 0 to spi_master_send. (Especially in QSPI - in singlewire SPI, the CPU will typically wait for return data in to_cpu_read_data. When the expected amount of return data has been received, it is not necessary to | | | | | check spi_master_idle.) Due to the elastic nature of the asynchronous FIFO used in the mailbox, it is possible for the FIFO to look empty (and therefore for this bit to be 1) right after the CPU has written to from_cpu_write_data. One should therefore always have a gap after the last write before checking this bit. (How large a gap is necessary is dependent on the relationship between the SPI Master clock and the CPU clock.) In practice, this could mean to read the flag several times. | # **Ox5B spi\_master\_mode** | Bit | Segment name | Default | Description | |-------|---------------------------------|---------|------------------------------------------------------------| | [7:3] | spi_master_radar_burst_size_msb | 0x12 | MSB of spi_master_radar_burst_size. See spi_master_send. | | [2:1] | spi_slave_sel | 0x00 | Select which SPI slave to address when in SPI Master mode. | | | | | 0: Use NSSO | | | | | 1: Use NSS1 | | | | | 2: Use NSS2 | | | | | 3: Reserved. Behaviour is undefined. | | [0] | spi_master_mode | 0x00 | 0: SPI interface works in slave mode | | | | | 1: SPI interface works in master mode | ## Ox5C spi\_master\_radar\_burst\_size\_lsb Read-writable 8-bit register. LSB of spi\_master\_radar\_burst\_size. See spi\_master\_send. | Bit | Segment name | Default | Description | |-------|---------------------------------|---------|-------------| | [7:0] | spi_master_radar_burst_size_lsb | 0x00 | | ### **Ox5E** boot\_from\_otp\_pif Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|-------------------|---------|--------------------------------------------------------------------------| | [7:1] | - | NA | | | [0] | boot_from_otp_pif | 0x01 | By default, the hardware enables a small boot ROM that jumps to the OTP. | | | | | Write 0 to this register to boot directly from program memory (SRAM). | ### Ox5F rx\_pll\_ctrl\_1 | Bit | Segment name | Default | Description | |-------|------------------|---------|--------------------------------------------| | [7] | - | NA | | | [6:4] | rx_pll_fbdiv | 0x06 | RX PLL feedback divider setting | | | | | 3'b000 : 2 | | | | | 3'b001 : 3 | | | | | 3'b010 : 4 | | | | | 3'b011 : 5 | | | | | 3'b100 : 6 | | | | | 3'b101 : 7 | | | | | 3'b110 : 8 | | | | | 3'b111 : 9 | | [3:0] | rx_pll_foutt_sel | 0x00 | Select phase for rx_pll test output signal | # 0x61 rx\_pll\_ctrl\_2 Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------------------|---------|-------------------------------------| | [7:6] | - | NA | | | [5:3] | rx_pll_postdiv | 0x00 | Divider setting for divided output. | | | | | 3'b000 : 5 | | | | | 3'b001 : 2 | | | | | 3'b010 : 3 | | | | | 3'b011 : 4 | | | | | 3'b100 : 5 | | | | | 3'b101 : 6 | | | | | 3'b110 : 7 | | | | | 3'b111 : 8 | | [2] | rx_pll_powerdown | 0x01 | Control power down of RX PLL | | [1] | rx_pll_powerdown_foutdiv | 0x01 | Power down test output divider | | [0] | rx_pll_powerdown_foutt | 0x01 | Power down test output driver | # 0x64 rx\_pll\_status Read-only 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------|---------|--------------------------| | [7] | rx_pll_lock | 0x01 | Lock signal from RX PLL. | | [6:0] | Reserved | 0x00 | | # 0x65 tx\_pll\_ctrl\_1 Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|------------------|---------|--------------------------------------------| | [7] | - | NA | | | [6:4] | tx_pll_fbdiv | 0x03 | TX PLL feedback divider setting | | | | | 3'b000 : 2 | | | | | 3'b001 : 3 | | | | | 3'b010 : 4 | | | | | 3'b011 : 5 | | | | | 3'b100 : 6 | | | | | 3'b101 : 7 | | | | | 3'b110 : 8 | | | | | 3'b111 : 9 | | [3:0] | tx_pll_foutt_sel | 0x00 | Select phase for tx_pll test output signal | ## 0x66 tx\_pll\_ctrl\_2 Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------------------|---------|-------------------------------------| | [7:6] | - | NA | | | [5:3] | tx_pll_postdiv | 0x00 | Divider setting for divided output. | | | | | 3'b000 : 5 | | | | | 3'b001 : 2 | | | | | 3'b010 : 3 | | | | | 3'b011 : 4 | | | | | 3'b100 : 5 | | | | | 3'b101 : 6 | | | | | 3'b110 : 7 | | | | | 3'b111 : 8 | | [2] | tx_pll_powerdown | 0x01 | Control power down of TX PLL | | [1] | tx_pll_powerdown_foutdiv | 0x01 | Power down test output divider | | [0] | tx_pll_powerdown_foutt | 0x01 | Power down test output driver | ### 0x69 tx\_pll\_status Read-only 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------|---------|--------------------------| | [7] | tx_pll_lock | 0x01 | Lock signal from TX PLL. | | [6:0] | Reserved | 0x00 | | ### Ox6A common\_pll\_ctrl\_1 Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|----------------------------|---------|---------------------------------------------------------------------------------------------------------------| | [7] | common_pll_powerdown | 0x01 | Power down entire common PLL | | [6] | common_pll_dsmpd | 0x01 | Power down delta-sigma modulator in common PLL | | [5] | common_pll_dacpd | 0x01 | Power down noise cancelling DAC in common PLL | | [4] | common_pll_internal_bypass | 0x00 | Bypass common PLL. Connected to frac<br>pll bypass pin. (Output disabled when<br>common PLL is in power down) | | [3:0] | common_pll_fbdiv_msb | 0x00 | Upper bits of common_pll_fbdiv. Feed-back divider setting in common PLL. Valid range 16 - 1600. | ### **Ox6B common\_pll\_ctrl\_2** Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|----------------------|---------|-------------------------------------------------------------------------------------------------| | [7:0] | common_pll_fbdiv_lsb | | Lower bits of common_pll_fbdiv. Feed-back divider setting in common PLL. Valid range 16 - 1600. | # **0x6C common\_pll\_ctrl\_3** Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------------------|---------|--------------------------------------------| | [7] | common_pll_foutpostdivpd | 0x00 | Power down post divider in Common<br>PLL | | [6] | common_pll_foutvcopd | | Power down VCO direct output in Common PLL | | [5:0] | common_pll_refdiv | 0x01 | Reference divider setting in Common PLL | ## Ox6D common\_pll\_ctrl\_4 | Bit | Segment name | Default | Description | |-------|----------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------| | [7] | common_pll_fout4phasepd | 0x00 | Power down 4 phase generator in Common PLL. | | [6] | common_pll_external_bypass | 0x00 | Bypass Common PLL when Common PLL is in power down. | | [5:3] | common_pll_postdiv1 | 0x02 | Post divider 1 setting in Common PLL. The value of common_pll_postdiv1 should always be greater than or equal to common_pll_postdiv2. | | [2:0] | common_pll_postdiv2 | 0x01 | Post divider 2 setting in Common PLL. | ## Ox6E common\_pll\_frac\_2 Read-writable 8-bit register. Byte 2 (MSB) of fractional divider setting in Common PLL. | Bit | Segment name | Default | Description | |-------|-------------------|---------|-------------| | [7:0] | common_pll_frac_2 | 0x00 | | # **Ox6F common\_pll\_frac\_1** Read-writable 8-bit register. Byte 1 of fractional divider setting in Common PLL. | Bit | Segment name | Default | Description | |-------|-------------------|---------|-------------| | [7:0] | common_pll_frac_1 | 0x00 | | ### 0x71 common\_pll\_frac\_0 Read-writable 8-bit register. Byte O (LSB) of fractional divider setting in Common PLL. | Bit | Segment name | Default | Description | |-------|-------------------|---------|-------------| | [7:0] | common_pll_frac_0 | 0x00 | | ### Ox72 lock\_status Read-only 8-bit register. | Bit | Segment name | Default | Description | |-------|-----------------|---------|-------------------------------------------| | [7] | common_pll_lock | | Indicates that the common PLL has locked. | | [6] | xosc_lock | 0x00 | Indicates that the XOSC has locked. | | [5:0] | - | NA | | ### Ox73 clkout\_sel | Bit | Segment name | Default | Description | |-------|----------------|---------|----------------------------------------------------| | [7:6] | cmu_clkout_sel | 0x00 | Select which clock signal to output as cmu_clkout. | | | | | O: Off | | | | | 1: cpuclk | | | | | 2: spi_masterclk | | | | | 3: trx_backend_clk | | [5:4] | pllauxclk_sel | 0x03 | Select source of pllauxclk | | | | | 0: refclk divided by 2 | | | | | 1: refclk divided by 4 | | | | | 2: refclk divided by 6 | | | | | 3: refclk divided by 8 | | [3:2] | Reserved | 0x00 | Always read and write as 0 | | [1:0] | Reserved | 0x00 | Always read and write as 0 | # 0x74 apc\_dvdd\_testmode Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|---------------|---------|-----------------------| | [7:4] | apc_testmode | 0x00 | Enable APC testmode. | | [3:0] | dvdd_testmode | 0x00 | Enable DVDD testmode. | ## 0x75 misc\_ctrl Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------|---------|-------------------------------------| | [7] | Reserved | 0x00 | Always read and write as 0 | | [6:5] | tx_power | 0x00 | Output power selection. | | | | | O: TX off | | | | | 1: Low | | | | | 2: Medium | | | | | 3: High | | [4:0] | dvdd_trim | 0x10 | Control output voltage of DVDD LDO. | # 0x76 dvdd\_rx\_ctrl | Bit | Segment name | Default | Description | |-------|--------------------------|---------|------------------------------------------------------------| | [7] | - | NA | | | [6] | dvdd_rx_disable | 0x01 | Disable DVDD_RX LDO. | | [5] | dvdd_rx_disable_pulldown | 0x00 | Enable/Disable pulldown resistor when DVDD_RX is disabled. | | [4:0] | dvdd_rx_trim | 0x13 | Control output voltage of DVDD_RX LDO. | ### 0x78 dvdd\_tx\_ctrl Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------------------|---------|------------------------------------------------------------| | [7] | - | NA | | | [6] | dvdd_tx_disable | 0x01 | Disable DVDD_TX LDO. | | [5] | dvdd_tx_disable_pulldown | 0x00 | Enable/Disable pulldown resistor when DVDD_TX is disabled. | | [4:0] | dvdd_tx_trim | 0x10 | Control output voltage of DVDD_TX LDO. | # 0x79 dvdd\_testmode Read-writable 8-bit register. Enable DVDD testmode. | Bit | Segment name | Default | Description | |-------|------------------|---------|------------------------------| | [7:4] | dvdd_rx_testmode | 0x00 | Enable DVDD_RX LDO testmode. | | [3:0] | dvdd_tx_testmode | 0x00 | Enable DVDD_TX LDO testmode. | ## Ox7A avdd\_rx\_ctrl Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------------------|---------|------------------------------------------------------------| | [7] | - | NA | | | [6] | avdd_rx_disable | 0x01 | Disable AVDD_RX LDO. | | [5] | avdd_rx_disable_pulldown | 0x00 | Enable/Disable pulldown resistor when AVDD_RX is disabled. | | [4:0] | avdd_rx_trim | 0x13 | Control output voltage of AVDD_RX LDO. | # **0x7B avdd\_tx\_ctrl** | Bit | Segment name | Default | Description | |-------|--------------------------|---------|------------------------------------------------------------| | [7] | - | NA | | | [6] | avdd_tx_disable | 0x01 | Disable AVDD_TX LDO. | | [5] | avdd_tx_disable_pulldown | 0x00 | Enable/Disable pulldown resistor when AVDD_TX is disabled. | | [4:0] | avdd_tx_trim | 0x08 | Control output voltage of AVDD_TX LDO. | # **0x7C avdd\_testmode** Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|------------------|---------|------------------------------| | [7:4] | avdd_rx_testmode | 0x00 | Enable AVDD_RX LDO testmode. | | [3:0] | avdd_tx_testmode | 0x00 | Enable AVDD_TX LDO testmode. | # **0x7D Ido\_status\_1** Read-only 8-bit register. | Bit | Segment name | Default | Description | |-----|--------------------|---------|-----------------------------| | [7] | avdd_rx_anatestreq | 0x00 | anatestreq from avdd_rx LDO | | [6] | avdd_rx_digtestbus | 0x00 | digtestbus from avdd_rx LDO | | [5] | avdd_tx_anatestreq | 0x00 | anatestreq from avdd_tx LDO | | [4] | avdd_tx_digtestbus | 0x00 | digtestbus from avdd_tx LDO | | [3] | dvdd_rx_anatestreq | 0x00 | anatestreq from dvdd_rx LDO | | [2] | dvdd_rx_digtestbus | 0x00 | digtestbus from dvdd_rx LDO | | [1] | dvdd_tx_anatestreq | 0x00 | anatestreq from dvdd_tx LDO | | [0] | dvdd_tx_digtestbus | 0x00 | digtestbus from dvdd_tx LDO | # **0x7E Ido\_status\_2** Read-only 8-bit register. | Bit | Segment name | Default | Description | |-----|--------------------|---------|-----------------------------| | [7] | dvdd_anatestreq | 0x00 | anatestreq from dvdd LDO | | [6] | dvdd_digtestbus | 0x00 | digtestbus from dvdd LDO | | [5] | apc_anatestreq | 0x00 | anatestreq from APC | | [4] | apc_digtestbus | 0x00 | digtestbus from APC | | [3] | dvdd_rx_power_good | 0x00 | power_good from dvdd_rx LDO | | [2] | dvdd_tx_power_good | 0x00 | power_good from dvdd_tx LDO | | [1] | avdd_rx_power_good | 0x00 | power_good from avdd_rx LDO | | [0] | avdd_tx_power_good | 0x00 | power_good from avdd_tx LDO | # **Ox7F spi\_config\_pif** | Bit | Segment name | Default | Description | |-------|--------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------| | [7:1] | - | NA | | | [0] | spi_mode_pif | 0x00 | Set SPI mode: | | | | | 0: Single-bit, 4-wire, SPI (clk, nss, miso, mosi) | | | | | 1: QSPI (clk, nss, spi_io[3:0]) | | | | | Note that this register is mirrored on the SPI bus as spi_mode. It can be written from both PIF and SPI, but can only be read from PIF side. | # 13. XIF register specification | Address | Name | Туре | |---------|--------------------|----------| | 0x01 | sampler_preset_msb | Register | | 0x02 | sampler_preset_lsb | Register | Table 13.1. Register overview # **0x01 sampler\_preset\_msb** Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|------------------------|---------|------------------------------------------------------| | [7] | sampler_preset_en | 0x00 | Enable override of sampler values | | [6:4] | - | NA | | | [3:0] | sampler_preset_val_msb | | MSB of the sampler override value sampler_preset_val | # **0x02** sampler\_preset\_lsb | Bit | Segment name | Default | Description | |-------|------------------------|---------|-----------------------------------| | [7:0] | sampler_preset_val_lsb | 0x00 | LSB of the sampler override value | | | | | sampler_preset_val | # 14. SPI register specification | Address | Name | Туре | | |---------|-----------------------|----------|--| | 0x00 | force_zero | Register | | | 0x01 | force_one | Register | | | 0x02 | chip_id_dig | Register | | | 0x03 | chip_id_sys | Register | | | 0x04 | debug | Register | | | 0x05 | radar_data_spi | Register | | | 0x06 | radar_data_spi_status | Register | | | 0x0E | firmware_version_spi | Register | | | 0x0F | to_cpu_write_data | Register | | | 0x10 | spi_mb_fifo_status | Register | | | 0x11 | from_cpu_read_data | Register | | | 0x12 | spi_mb_clear_status | Register | | | 0x13 | to_mem_write_data | Register | | | 0x14 | spi_mem_fifo_status | Register | | | 0x15 | from_mem_read_data | Register | | | 0x16 | spi_mem_clear_status | Register | | | 0x17 | mem_mode | Register | | | 0x18 | mem_first_addr_msb | Register | | | 0x19 | mem_first_addr_lsb | Register | | | 0x1A | boot_from_otp_spi | Register | | | 0x1D | spi_config | Register | | | 0x7F | cpu_reset | Register | | Table 14.1. Register overview ### 0x00 force\_zero Read-only 8-bit register. Always returns 0x00. | Bit | Segment name | Default | Description | |-------|--------------|---------|-------------| | [7:0] | force_zero | 0x00 | | ### **Ox01 force\_one** Read-only 8-bit register. Always returns 0xFF. | Bit | Segment name | Default | Description | |-------|--------------|---------|-------------| | [7:0] | force_one | OxFF | | ### 0x02 chip\_id\_dig Read-only 8-bit register. Chip ID byte 1. | Bit | Segment name | Default | Description | |-------|--------------|---------|-------------| | [7:0] | chip_id_dig | 0x01 | | ### OxO3 chip\_id\_sys Read-only 8-bit register. Chip ID byte 2. | Bit | Segment name | Default | Description | |-------|--------------|---------|-------------| | [7:0] | chip_id_sys | 0x02 | | ### 0x04 debug Read-writable 8-bit register. This debug register has no functional effect, but can be written and read to test communication between host and SPI slave. | Bit | Segment name | Default | Description | |-------|--------------|---------|-------------| | [7:0] | debug | OxAA | | ### 0x05 radar\_data\_spi Read-only 8-bit register. Radar data, made available by fetch\_radar\_data\_spi. | Bit | Segment name | Default | Description | |-------|----------------|---------|-------------| | [7:0] | radar_data_spi | 0x00 | | ### **Ox06 radar\_data\_spi\_status** Read-only 8-bit register. | Bit | Segment name | Default | Description | |-------|-----------------------------------|---------|---------------------------------------------------------| | [7] | Reserved | 0x00 | | | [6] | spi_radar_data_spi_fifo_underflow | 0x00 | Indicates an underflow in radar_data_spi_fifo. | | [5] | Reserved | 0x00 | | | [4] | spi_radar_data_pif_fifo_underflow | 0x00 | Indicates an underflow in radar_data_pif_fifo. | | [3:1] | - | NA | | | [0] | radar_data_spi_fifo_empty | 0x01 | Status flag indicating whether radar data FIFO is empty | ## OxOE firmware\_version\_spi Read-only 8-bit register. A value set by firmware in the register firmware\_version. Readable by SPI. | Bit | Segment name | Default | Description | |-------|----------------------|---------|-------------| | [7:0] | firmware_version_spi | 0x00 | | # **OxOF to\_cpu\_write\_data** Write-only 8-bit register. A write to this register goes into the 8 byte deep mailbox FIFO, and an interrupt is raised for the CPU to handle the access. | Bit | Segment name | Default | Description | |-------|-------------------|---------|-------------| | [7:0] | to_cpu_write_data | 0x00 | | ### Ox10 spi\_mb\_fifo\_status Read-only 8-bit register. | Bit | Segment name | Default | Description | |-----|-----------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------| | [7] | spi_to_cpu_fifo_overflow | 0x00 | Indicates an overflow in to_cpu_fifo (mailbox). | | [6] | spi_to_cpu_fifo_underflow | 0x00 | Indicates an underflow in to_cpu_fifo (mailbox). | | [5] | spi_from_cpu_fifo_overflow | 0x00 | Indicates an overflow in from_cpu_fifo (mailbox). | | [4] | spi_from_cpu_fifo_underflow | 0x00 | Indicates an underflow in from_cpu_fifo (mailbox). | | [3] | - | NA | | | [2] | to_cpu_fifo_empty | OxO1 | Indicates that the to_cpu_fifo is empty. | | [1] | from_cpu_data_valid | 0x00 | Set high when read data is available to the SPI from the CPU in the 8-byte deep mailbox FIFO. If the flag is 1, from_cpu_read_data is | | | | | If the flag is 0, from_cpu_read_data is not valid. | | [0] | to_cpu_fifo_full | 0x00 | Goes high when the to_cpu_write_data FIFO is full. To be completely safe, this bit should be checked before each write. | ### Ox11 from\_cpu\_read\_data Read-only 8-bit register. Read data from CPU via the mailbox FIFO. Valid only if from\_cpu\_data\_valid is 1. | Bit | Segment name | Default | Description | |-------|--------------------|---------|-------------| | [7:0] | from_cpu_read_data | 0x00 | | ### Ox12 spi\_mb\_clear\_status Write-only 8-bit register. | Bit | Segment name | Default | Description | |-------|-----------------------------------|---------|-------------------------------------------| | [7] | spi_clear_to_cpu_fifo_overflow | 0x00 | Write 1 to clear to_cpu_fifo_overflow | | [6] | spi_clear_to_cpu_fifo_underflow | 0x00 | Write 1 to clear to_cpu_fifo_underflow | | [5] | spi_clear_from_cpu_fifo_overflow | 0x00 | Write 1 to clear from_cpu_fifo_overflow | | [4] | spi_clear_from_cpu_fifo_underflow | 0x00 | Write 1 to clear from_cpu_fifo_under-flow | | [3:0] | - | NA | | ### Ox13 to\_mem\_write\_data Write-only 8-bit register. Write to this FIFO when mem\_programming\_mode is 1 to program memory or OTP. | Bit | Segment name | Default | Description | |-------|-------------------|---------|-------------| | [7:0] | to_mem_write_data | 0x00 | | ### Ox14 spi\_mem\_fifo\_status Read-only 8-bit register. | Bit | Segment name | Default | Description | |-----|-----------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | [7] | spi_to_mem_fifo_overflow | 0x00 | Indicates an overflow in to_mem_fifo (memory programming). | | [6] | spi_to_mem_fifo_underflow | 0x00 | Indicates an underflow in to_mem_fifo (memory programming). Should not happen by design. | | [5] | spi_from_mem_fifo_overflow | 0x00 | Indicates an overflow in from_mem_fifo (memory readback). Should not happen by design. | | [4] | spi_from_mem_fifo_underflow | 0x00 | Indicates an underflow in from_mem_fifo (memory readback). | | [3] | - | NA | | | [2] | from_mem_data_valid | 0x00 | After enabling mem_readback_mode, this bit goes high when data is available to read. | | [1] | to_mem_fifo_empty | 0x01 | This bit indicates whether the FIFO to_mem_fifo is empty. | | [0] | to_mem_fifo_full | 0x00 | Indicates that the FIFO to_mem_fifo is full. It is illegal to write to to_mem_write_data when this bit is high. (FIFO will overflow, i.e. ignore write.) | ### **Ox15 from\_mem\_read\_data** Read-only 8-bit register. After enabling mem\_readback\_mode, data from memory is available to read from this register. | Bit | Segment name | Default | Description | |-------|--------------------|---------|-------------| | [7:0] | from_mem_read_data | 0x00 | | # Ox16 spi\_mem\_clear\_status Write-only 8-bit register. | Bit | Segment name | Default | Description | |-------|-----------------------------------|---------|-------------------------------------------| | [7] | spi_clear_to_mem_fifo_overflow | 0x00 | Write 1 to clear to_mem_fifo_overflow | | [6] | spi_clear_to_mem_fifo_underflow | 0x00 | Write 1 to clear to_mem_fifo_underflow | | [5] | spi_clear_from_mem_fifo_overflow | 0x00 | Write 1 to clear from_mem_fifo_over-flow | | [4] | spi_clear_from_mem_fifo_underflow | 0x00 | Write 1 to clear from_mem_fifo_under-flow | | [3:0] | - | NA | | ## 0x17 mem\_mode | Bit | Segment name | Default | Description | |-------|----------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:2] | - | NA | | | [1] | mem_readback_mode | 0x00 | Set to 1 to enable readback of OTP or program memory. | | | | | mem_first_addr should be programmed before setting this bit to 1. | | | | | As long as this bit is 1, memory data can be read from from_mem_read_data when available. | | | | | When reset to 0, there will be some words left in the from_mem_read_data FIFO that should be drained before next readout. Note that this FIFO is not cleared automatically. | | | | | mem_programming_mode and mem_readback_mode is not allowed to be 1 simultaneously. | | | | | The CPU is NOT held in reset when mem_readback_mode is high, but can be held in reset by setting cpu_reset if this is desired. | | [0] | mem_programming_mode | 0x00 | Set to 1 to enable programming of OTP or program memory. | | | | | mem_first_addr should be programmed before setting this bit to 1. | | | | | Make sure to_mem_fifo_empty is 1 before clearing this bit. | | | | | To target OTP, set mem_first_addr to OxfeOO. Otherwise, program memory is target. | | | | | mem_programming_mode and mem_readback_mode is not allowed to be 1 simultaneously. | | | | | The CPU is held in reset as long as mem_programming_mode is high. | ### Ox18 mem\_first\_addr\_msb Read-writable 8-bit register. MSB of mem\_first\_addr, the first address for programming or readback. Programming will continue from this address as long as mem\_programming\_mode is high and there is data in the FIFO. Readback will continue from this address as long as mem\_readback\_mode is high. | Bit | Segment name | Default | Description | |-------|--------------------|---------|-------------| | [7:0] | mem_first_addr_msb | 0x00 | | # Ox19 mem\_first\_addr\_lsb Read-writable 8-bit register. LSB of mem\_first\_addr, the first address for programming or readback. | Bit | Segment name | Default | Description | |-------|--------------------|---------|-------------| | [7:0] | mem_first_addr_lsb | 0x00 | | ## Ox1A boot\_from\_otp\_spi Read-writable 8-bit register. | Bit | Segment name | Default | Description | |-------|-------------------|---------|--------------------------------------------------------------------------| | [7:1] | - | NA | | | [0] | boot_from_otp_spi | | By default, the hardware enables a small boot ROM that jumps to the OTP. | | | | | Write 0 to this register to boot directly from program memory (SRAM). | ## Ox1D spi\_config Write-only 8-bit register. | Bit | Segment name | Default | Description | |-------|--------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------| | [7:1] | - | NA | | | [0] | spi_mode | 0x00 | Set SPI mode: | | | | | 0: Single-bit, 4-wire, SPI (clk, nss, miso, mosi) | | | | | 1: QSPI (clk, nss, spi_io[3:0]) | | | | | Note that this register is mirrored on the PIF bus as spi_mode_pif. It can be written from both PIF and SPI, but can only be read from PIF side. | ### **Ox7F** cpu\_reset | Bit | Segment name | Default | Description | |-------|--------------|---------|-----------------------------------------------------------------------------| | [7:1] | - | NA | | | [0] | cpu_reset | 0x00 | Write a 1 to this bit to hold the CPU in reset. | | | | | Note that the CPU is also held in reset if mem_programming_mode is enabled. | ### 15. Disclaimer The information provided in this document represents Novelda's knowledge and beliefs as of the time of writing. Novelda AS reserves the right to make corrections, modifications, enhancements, improvements and other changes to its products and services at any time, and to discontinue any product or service without prior notice. Customers are encouraged to obtain the latest information before placing orders, and should verify that the information is up-to-date and complete. Information is supplied upon the condition that the persons receiving same will make their own determination as to its suitability for their purposes prior to use. In no event will Novelda be responsible for damages of any nature whatsoever resulting from the use of or reliance upon information. All products are sold subject to Novelda's terms and conditions of sale supplied at the time of order acknowledgement. No representations or warranties, either express or implied, of merchantability, fitness for a particular purpose, that the products to which the information refers may be used without infringing the intellectual property rights of others, or of any other nature are made hereunder with respect to the information or the product to which the information refers. In no case shall the information be considered a part of our terms and conditions of sale. # **Document History** | Rev. | Release date | Change description | |------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------| | E-Prelim- 23-Nov-2017 | | Added technical drawings for X4 WLCSP package. | | inary | | Added recommended PCB layout for X4 WLCSP package. | | D Prelim-<br>inary | 21-Aug-2017 | Update description of Transceiver, Clock Management and Power Management. | | | | Update Electrical Characteristics. | | C Prelim- 29-Dec-2016 Add register maps. | | Add register maps. | | inary | | Update description of System Controller, SPI and Transceiver. | | | | Update front page. | | | | Small adjustment to Table 2.2 | | B Prelim- | 25-Oct-2016 | Add specification for 1.8V IO to Chapter 1. | | inary | <b>y</b> | Clock source specifications moved to Chapter 1. | | | | Cosmetic updates. | | A Prelim-<br>inary | 03-Jun-2016 | Initial release of X4 datasheet based on early sampling prototype. Specifications are subject to change. |